
MOTOROLA
Index
Index-11
INDEX
MEMACK,
2-40
,
7-27
memory interface,
2-26
NMI,
2-41
,
9-5
,
9-10
PAR (PCI parity),
2-37
,
7-25
PAR
n
(data parity/ECC),
2-30
PCI interface signals,
2-33
PCI sideband signals,
2-39
,
7-26
PERR,
2-37
,
7-26
,
9-5
PLL
n
,
2-44
PPEN,
2-30
,
6-6
QACK,
2-41
,
3-27
,
A-1
QREQ,
2-41
,
3-27
,
A-1
RAS
n
,
2-31
,
6-7
,
6-29
RCS0 (ROM location configuration),
2-44
,
6-63
RCS
n
(ROM bank select),
2-31
REQ,
2-37
,
7-3
RTC,
2-31
,
6-29
,
A-5
SDBA0,
2-32
SDCAS,
2-32
SDMA
n
,
2-32
SDRAS,
2-32
SERR,
2-38
,
7-26
,
9-5
signal connections, examples,
9-10
signal groupings,
2-2
STOP,
2-38
,
7-8
SUSPEND,
2-42
SYSCLK,
2-42
,
2-44
TA,
2-15
TBST,
2-16
,
4-13
TCK (JTAG test clock),
2-42
,
C-2
TDI (JTAG test data input),
2-43
,
C-2
TDO (JTAG test data output),
2-42
,
C-2
TEA,
2-16
,
4-19
,
9-4
TMS (JTAG test mode select),
2-43
,
C-2
TOE,
2-23
TRDY,
2-38
,
7-4
TRST (JTAG test reset),
2-43
,
C-2
TS,
2-17
TSIZ
n
,
2-17
,
4-13
TT
n
,
2-18
,
4-10
TV,
2-23
,
5-10
TWE,
2-23
,
5-24
WE,
2-33
WT,
2-18
,
5-12
XATS,
2-19
,
3-33
,
4-20
Single-beat operations,
4-19
Single-beat transactions
SDRAM-based systems,
6-43
,
6-53
,
6-54
Single-beat transfer,
see
Transfer
Sleep mode
description,
1-6
,
A-4
memory refresh,
6-28
PCI interface support,
7-23
PMCR bit settings,
3-26
QREQ signal,
2-41
,
3-27
,
A-1
Snooping
snoop push
,
4-17
snoop response,
4-12
,
4-17
,
8-8
Split-bus transactions,
4-7
SRAMs
asynchronous SRAMs,
5-6
,
5-39
pipelined burst SRAMs,
5-4
synchronous burst SRAMs,
5-3
,
5-30
timing examples,
5-24
–
5-41
two-bank support,
5-7
Status register, PCI,
3-24
,
7-16
STOP signal,
2-38
,
7-8
Suspend mode
description,
A-5
refresh,
2-31
,
6-29
,
A-5
RTC signal,
2-31
,
6-29
,
A-5
SUSPEND signal,
2-42
Synchronous burst SRAMs
CF_DOE bit,
3-62
,
5-26
CF_WDATA bit,
3-62
,
5-26
description,
5-3
L2 cache timing examples,
5-30
two-bank support,
5-7
SYSCLK (system clock) signal,
2-42
,
2-44
System reset
HRST signal,
2-40
,
9-3
,
A-2
initialization sequence,
6-46
system reset interrupt,
9-3
T
TA (transfer acknowledge) signal,
2-15
Target-abort error,
7-12
,
9-10
Target-disconnect
,
see
PCI interface
Target-initiated termination
description,
7-2
,
7-12
,
8-4
PCI status register,
7-12
TBST (transfer burst) signal,
2-16
,
4-13
TCK (JTAG test clock) signal,
2-42
,
C-2
TDI (JTAG test data input) signal,
2-43
,
C-2
TDO (JTAG test data output) signal,
2-42
,
C-2
TEA (transfer error acknowledge) signal,
2-16
,
4-
19
,
9-4
Termination
60x address tenure,
4-6
60x data tenure,
4-6
completion, PCI transaction,
7-11
master-abort, PCI,
7-11
,
9-9
normal termination,
4-19
target-disconnect
, PCI,
7-2
,
7-12
,
8-4
target-initiated termination,
7-12
termination by TEA,
4-19
,
9-10
termination of PCI transaction,
7-11
timeout
, PCI transaction,
7-11
transfer termination
,
4-16