參數(shù)資料
型號(hào): IBM21P100BGC
元件分類: 總線控制器
英文描述: PCI BUS CONTROLLER, PBGA304
封裝: 31 X 31 MM, PLASTIC, BGA-304
文件頁(yè)數(shù): 9/144頁(yè)
文件大?。?/td> 5197K
代理商: IBM21P100BGC
第1頁(yè)第2頁(yè)第3頁(yè)第4頁(yè)第5頁(yè)第6頁(yè)第7頁(yè)第8頁(yè)當(dāng)前第9頁(yè)第10頁(yè)第11頁(yè)第12頁(yè)第13頁(yè)第14頁(yè)第15頁(yè)第16頁(yè)第17頁(yè)第18頁(yè)第19頁(yè)第20頁(yè)第21頁(yè)第22頁(yè)第23頁(yè)第24頁(yè)第25頁(yè)第26頁(yè)第27頁(yè)第28頁(yè)第29頁(yè)第30頁(yè)第31頁(yè)第32頁(yè)第33頁(yè)第34頁(yè)第35頁(yè)第36頁(yè)第37頁(yè)第38頁(yè)第39頁(yè)第40頁(yè)第41頁(yè)第42頁(yè)第43頁(yè)第44頁(yè)第45頁(yè)第46頁(yè)第47頁(yè)第48頁(yè)第49頁(yè)第50頁(yè)第51頁(yè)第52頁(yè)第53頁(yè)第54頁(yè)第55頁(yè)第56頁(yè)第57頁(yè)第58頁(yè)第59頁(yè)第60頁(yè)第61頁(yè)第62頁(yè)第63頁(yè)第64頁(yè)第65頁(yè)第66頁(yè)第67頁(yè)第68頁(yè)第69頁(yè)第70頁(yè)第71頁(yè)第72頁(yè)第73頁(yè)第74頁(yè)第75頁(yè)第76頁(yè)第77頁(yè)第78頁(yè)第79頁(yè)第80頁(yè)第81頁(yè)第82頁(yè)第83頁(yè)第84頁(yè)第85頁(yè)第86頁(yè)第87頁(yè)第88頁(yè)第89頁(yè)第90頁(yè)第91頁(yè)第92頁(yè)第93頁(yè)第94頁(yè)第95頁(yè)第96頁(yè)第97頁(yè)第98頁(yè)第99頁(yè)第100頁(yè)第101頁(yè)第102頁(yè)第103頁(yè)第104頁(yè)第105頁(yè)第106頁(yè)第107頁(yè)第108頁(yè)第109頁(yè)第110頁(yè)第111頁(yè)第112頁(yè)第113頁(yè)第114頁(yè)第115頁(yè)第116頁(yè)第117頁(yè)第118頁(yè)第119頁(yè)第120頁(yè)第121頁(yè)第122頁(yè)第123頁(yè)第124頁(yè)第125頁(yè)第126頁(yè)第127頁(yè)第128頁(yè)第129頁(yè)第130頁(yè)第131頁(yè)第132頁(yè)第133頁(yè)第134頁(yè)第135頁(yè)第136頁(yè)第137頁(yè)第138頁(yè)第139頁(yè)第140頁(yè)第141頁(yè)第142頁(yè)第143頁(yè)第144頁(yè)
IBM21P100BGC
IBM 133 PCI-X Bridge R2.0
Clocking and Reset
Page 106 of 144
ppb20_clock_reset.fm.01
October 15, 2001
6.9 Secondary Device Masking
The IBM 133 PCI-X Bridge R2.0 supports the masking of secondary devices through configuration/power
strapping of the secondary bus private device mask register. The process of converting Type 1 configuration
transactions to Type 0 configuration transactions is modified by the contents of the secondary bus private
device mask register. A configuration transaction that targets a device masked by this register is routed to
device 15. Secondary bus architectures which are designed to support masking of devices should not imple-
ment a device number 15 (i.e., S_AD(31)).
The device mask bit options (device numbers 1, 4, 5, 6, 7, 9, and 13) defined by the bridge allow architectures
to support private device groupings that use a single or multiple interrupt binding per
Table 9-1 of the
PCI-to-PCI Bridge specification.
6.10 Handling of Address Phase Parity Errors
When an address parity error is detected by the bridge, the transaction will not be claimed (by not asserting
DEVSEL#) and is allowed to terminate with a master abort. The bridge will detect address parity errors for all
transactions on both the primary and secondary interfaces. The result of an address parity error will be
controlled by the parity error response bits in both the command register and the bridge control register.
6.11 Optional Base Address Register
The 64 bit Base Address register located in the bridge configuration space at offsets x'10' and x'14' can
optionally be used to acquirea1MB memory region at system initialization. ThePCI specificationcalls forthe
region that is defined by this register to be used by the bridge itself. The IBM 133 PCI-X Bridge uses this
register to claim an additional prefetchable memory region for the secondary bus. When used in conjunction
with the secondary device masking, this allows for the acquisition of memory space for private devices that
are not otherwise viewable by the system software.
This 64 bit base address register and the memory space defined by it are enabled by the strapping pin,
BAR_EN. When BAR_EN is pulled low, this register location returns zeros for reads and cannot be written.
When BAR_EN is pulled high, the upper memory base address register and lower memory base address
registers combined specify address bits 63:20 of a memory region. Memory accesses on the primary bus are
compared against this register, if address bits 63:20 are equal to bits 63:20 of the address defined by the
combination of the lower memory base address register and the upper memory base address register, the
access is claimed by the bridge and passed through to the secondary bus. Memory accesses on the
secondary bus are also compared against this register, if address bits 63:20 are equal to bits 63:20 of the
address defined by the combination of the lower memory base address register and the upper memory base
address register, the access is ignored by the bridge.
6.12 Optional Configuration Register Access from the Secondary Bus
On the secondary bus, the bridge responds to a Type 0 configuration transaction by accepting the transaction
when the following conditions are met during the address phase:
The command on S_C/BE(3:0)# indicates a configuration read or configuration write transaction,
S_AD(1:0) are b'00', and
S_IDSEL is asserted.
相關(guān)PDF資料
PDF描述
IBM25403GCX-3JC76C2 RISC PROCESSOR, PQFP16
IBM25405GP-3BA200C2 RISC PROCESSOR, PBGA456
IBM25EMPPC603EFG-100 32-BIT, 100 MHz, RISC PROCESSOR, PQFP240
IBM25EMPPC603EBG-100 32-BIT, 100 MHz, RISC PROCESSOR, CBGA255
IBM25EMPPC740LDBC4000 32-BIT, 400 MHz, RISC PROCESSOR, CBGA255
相關(guān)代理商/技術(shù)參數(shù)
參數(shù)描述
IBM24L5086 制造商:AVED MEMORY PRODUCTS 功能描述: 制造商:AVED Memory Products 功能描述:
IBM25403GCX-3BC80C2 制造商:IBM 功能描述:RISC PROCESSOR, 160 Pin Plastic BGA
IBM25403GCX-3JC50C2 制造商:IBM 功能描述:403GCX-3JC50C2
IBM25403GCX-3JC66C2 制造商:IBM 功能描述:
IBM25403GCX3JC76C2 制造商:IBM 功能描述: