![](http://datasheet.mmic.net.cn/330000/PM6344-RI_datasheet_16444359/PM6344-RI_66.png)
STANDARD PRODUCT
PMC-Sierra, Inc.
PM6344 EQUAD
PMC-951013
ISSUE 5
QUADRUPLE E1 FRAMER
53
Register 000H, 080H, 100H, 180H: Receive Options
Bit
Type
Function
Default
Bit 7
R/W
WORDERR
0
Bit 6
R/W
CNTNFAS
0
Bit 5
R/W
ELSTBYP
0
Bit 4
R/W
TRSLIP
0
Bit 3
Unused
X
Bit 2
R/W
SRSMFP
0
Bit 1
R/W
SRCMFP
0
Bit 0
R/W
TRKEN
0
This register allows software to configure the receive functions.
WORDERR:
The WORDERR bit determines how frame alignment signal (FAS) errors are
reported. When WORDERR is logic 1, one or more errors in the seven bit
FAS word results in a single framing error count. When WORDERR is logic 0,
each error in a FAS word results in a single framing error count.
CNTNFAS:
When the CNTNFAS bit is a logic 1, a zero in bit 2 of time slot 0 of non-frame
alignment signal (NFAS) frames results in an increment of the framing error
count. If WORDERR is also a logic 1, the word is defined as the eight bits
comprising the FAS pattern and bit 2 of time slot 0 of the next NFAS frame.
When the CNTNFAS bit is a logic 0, only errors in the FAS affect the framing
error count.
ELSTBYP:
The ELSTBYP bit allows the Elastic Store (ELST) block to be bypassed,
eliminating the one frame delay incurred through the ELST. When set to logic
1, the received data and clock inputs to ELST are internally routed directly to
the ELST outputs.
TRSLIP:
The TRSLIP bit allows the ELST block to be used to measure, through SLIP
indications, the frequency difference between the recovered receive line clock