Communication Processor Module
MOTOROLA
MPC823 USER’S MANUAL
16-205
SCC2
COMMUNICATION
16
PROCESSOR
MODULE
16.9.15.9 WAKE-UP TIMER. By issuing the ENTER HUNT MODE command, you can
temporarily disable the UART receiver and make it inactive until an idle or address character
is recognized, depending on how the UM field is set in the PSMR–SCC2 UART register. See
If the SCC2 UART controller is still in the process of receiving a message that you have
already decided to discard, you can abort its reception by issuing the ENTER HUNT MODE
command. When the message is finished, the UART receiver is reenabled by finding the idle
line or the address bit of the next message, depending on how the UM field is set. When the
receiver is in sleep mode and receives a break sequence, it increments the BRKEC counter
and generates an interrupt if the BRKE or BRKS bits are enabled in the SCCM–UART
information about the type of receive interrupt that is registered.
16.9.15.10 BREAK SUPPORT. The SCC2 UART controller provides flexible break support
to the receiver. Transmitting out-of-sequence characters is also supported by the SCC2
UART controller and is normally used for the transmission of flow control characters like
XON or XOFF. This procedure is performed using the TOSEQ entry in the SCC2 UART
parameter RAM.
The SCC2 UART controller polls the TOSEQ character whenever the transmitter is enabled
for UART operation, including during a UART freeze operation, UART buffer transmission,
and when no buffer is ready for transmission. TOSEQ is transmitted at a higher priority than
the other characters in the transmit buffer, but does not preempt characters already in the
transmit FIFO. This means that the XON or XOFF character may not be transmitted for eight
or four character times. To reduce this latency, the TFL bit in the GSMR_H should be set to
decrease the FIFO size to one character prior to enabling the SCC2 transmitter.
Bits 0–1 and 5–6—Reserved
These bits are reserved and should be set to 0.
REA—Ready
This bit is set by the core when the character is ready for transmission and remains 1 while
the character is being transmitted. The communication processor module clears this bit after
transmission.
TOSEQ
BIT
0
1
2
3
4
5
6
7
8
9
10
11
12
13
14
15
FIELD
RES
REA
I
CT
RES
A
CHARSEND
RESET
00
0
000
0
R/W
R/W
ADDR
SCC2 BASE + 0x4E