參數(shù)資料
型號(hào): UJA1061
廠商: NXP Semiconductors N.V.
英文描述: Low speed CAN/LIN system basis chip
中文描述: 低高速CAN / LIN系統(tǒng)基礎(chǔ)芯片
文件頁(yè)數(shù): 26/81頁(yè)
文件大?。?/td> 323K
代理商: UJA1061
2004 Mar 22
26
Philips Semiconductors
Objective specification
Low speed CAN/LIN system basis chip
UJA1061
6.8
LIN transceiver
The integrated LIN transceiver of the UJA1061 has the
following features:
LIN specification revision 2.0 compatible
42 V system handling compatibility
Disabling of the termination switch during a short-circuit
from LIN to GND
No reverse currents are possible from RTLIN to the
battery
Supports two different LIN-recessive levels; related to
BAT42 or to BAT14.
The master and slave termination can be connected
externally between pins LIN and RTLIN.
6.8.1
M
ODE CONTROL
The first state of the LIN transceiver following power-on is
Off-line (see Fig.10). The transmitter and receiver both
consumenocurrentbutwake-upeventswillberecognised
by the separate wake-up receiver.
Pin RXDL reflects the status of the wake-up flip flop: HIGH
after power-on; LOW after a wake-up event via the
LIN-bus.
Any LIN event with a dominant LIN level longer than the
specified wake-up time (t
BUS(LIN)
) followed by a recessive
level will wake-up the UJA1061, resulting in a LOW signal
at pin RXDL and, if enabled, a LOW signal at pin RSTN or
at pin INTN. When the UJA1061 enters Normal or Flash
mode, the LIN transceiver automatically enters On-line
and the wake-up flip flop will be cleared. The wake-up flip
flop will be cleared also when the UJA1061 falls into
Fail-safe mode as the result of a microcontroller wake-up
failure. A remote LIN wake-up out of Standby or Flash
mode will wake-up the system via a dedicated hardware
reset or via an interrupt, depending on the LIN Interrupt
Enable (LINIE) bit. With bit LINIE set to logic 1, pin INTN
remainsLOWuntiltheinterruptregisterhasbeenreadand
cleared.
A remote LIN wake-up out of Sleep or Fail-safe mode
always happens with a reset independent of the
programming due to the unpowered situation of the
microcontroller. The differences between On-line and
Off-line are as follows:
Off-line.
The transmitter is always off and pin RXDL
continuously reflects the wake-up event at the LIN-bus
On-line.
The status of the transmitter is software
controlled by the microcontroller via the LIN Transmitter
Control bit (LTC) while pin RXDL reflects the data bit
stream on the LIN-bus
Bit L42 determines whether the pin RTLIN is supplied by
the BAT14 voltage source or by an internal 12 V supply
generated from the BAT42 regulator, in order to support
the future 42 V LIN standard. Pin RTLIN has to be applied
via a buffer capacitor in case bit L42 is set. Default
operating mode is BAT14 related. During On-line, with no
short-circuit between the LIN bus and GND, pin RTLIN
provides an internal switch to select BAT14 or the internal
12 V voltage, depending on the L42 bit. For master and
slave operation an external resistor, respectively 1 k
or
30 k
, can be applied between pins RTLIN and LIN.
An external diode in series with the termination resistor is
not needed because an internal diode is incorporated.
If the LIN wire becomes short-circuited to GND, pin RTLIN
will switch to a current source of approximately 75
μ
A to
prevent significant battery discharge (some current is
needed for failure recovery). A recessive level on the LIN
wire activates the normal termination again. The 75
μ
A
current source is also present in Off-line with no clamped
dominant LIN-bus. Pin RTLIN floats in Off-line in case
there is a short-circuit to GND.
Entering Active mode out of Off-line always results in
switching on the strong switch at pin RTLIN, independent
of a previously detected short-circuit on LIN to ground.
If the short-circuit still exists, the switch will be substituted
by the 75
μ
A current source after the dominant time-out at
pin LIN. The different states of pin RTLIN are shown in
Fig.11.
The receiver comparator levels are battery related to
BAT14 in a 14 V system with the L42 bit cleared, and
related to the internal 12 V voltage supply in 42 V systems
with the L42 bit set.
相關(guān)PDF資料
PDF描述
UJA1065 High-speed CAN/LIN fail-safe system basis chip
UL631H256 SimtekLow Voltage SoftStore 32K x 8 nvSRAM
UL631H256S2C35 SimtekLow Voltage SoftStore 32K x 8 nvSRAM
UL631H256S2C35G1 SimtekLow Voltage SoftStore 32K x 8 nvSRAM
UL631H256S2C45 SimtekLow Voltage SoftStore 32K x 8 nvSRAM
相關(guān)代理商/技術(shù)參數(shù)
參數(shù)描述
UJA1061_10 制造商:PHILIPS 制造商全稱:NXP Semiconductors 功能描述:Fault-tolerant CAN/LIN fail-safe system basis chip
UJA1061TW 制造商:PHILIPS 制造商全稱:NXP Semiconductors 功能描述:Fault-tolerant CAN/LIN fail-safe system basis chip
UJA1061TW/3V0,512 制造商:NXP Semiconductors 功能描述:
UJA1061TW/3V0512 制造商:NXP Semiconductors 功能描述:CONTROLLER SYS CAN/LIN 3V 32HTSSOP
UJA1061TW/3V3/C/T, 功能描述:CAN 接口集成電路 FT CAN/LIN fail-safe system basis chip RoHS:否 制造商:Texas Instruments 類型:Transceivers 工作電源電壓:5 V 電源電流: 工作溫度范圍:- 40 C to + 85 C 封裝 / 箱體:SOIC-8 封裝:Tube