參數(shù)資料
型號: S5935
廠商: Applied Micro Circuits Corp.
英文描述: PCI 5V Bus Master/Target Device 32-bit
中文描述: 5V的的PCI總線主/目標(biāo)設(shè)備的32位
文件頁數(shù): 22/190頁
文件大小: 748K
代理商: S5935
第1頁第2頁第3頁第4頁第5頁第6頁第7頁第8頁第9頁第10頁第11頁第12頁第13頁第14頁第15頁第16頁第17頁第18頁第19頁第20頁第21頁當(dāng)前第22頁第23頁第24頁第25頁第26頁第27頁第28頁第29頁第30頁第31頁第32頁第33頁第34頁第35頁第36頁第37頁第38頁第39頁第40頁第41頁第42頁第43頁第44頁第45頁第46頁第47頁第48頁第49頁第50頁第51頁第52頁第53頁第54頁第55頁第56頁第57頁第58頁第59頁第60頁第61頁第62頁第63頁第64頁第65頁第66頁第67頁第68頁第69頁第70頁第71頁第72頁第73頁第74頁第75頁第76頁第77頁第78頁第79頁第80頁第81頁第82頁第83頁第84頁第85頁第86頁第87頁第88頁第89頁第90頁第91頁第92頁第93頁第94頁第95頁第96頁第97頁第98頁第99頁第100頁第101頁第102頁第103頁第104頁第105頁第106頁第107頁第108頁第109頁第110頁第111頁第112頁第113頁第114頁第115頁第116頁第117頁第118頁第119頁第120頁第121頁第122頁第123頁第124頁第125頁第126頁第127頁第128頁第129頁第130頁第131頁第132頁第133頁第134頁第135頁第136頁第137頁第138頁第139頁第140頁第141頁第142頁第143頁第144頁第145頁第146頁第147頁第148頁第149頁第150頁第151頁第152頁第153頁第154頁第155頁第156頁第157頁第158頁第159頁第160頁第161頁第162頁第163頁第164頁第165頁第166頁第167頁第168頁第169頁第170頁第171頁第172頁第173頁第174頁第175頁第176頁第177頁第178頁第179頁第180頁第181頁第182頁第183頁第184頁第185頁第186頁第187頁第188頁第189頁第190頁
2-14
SIGNAL DESCRIPTIONS
S5935
ADD-ON BUS INTERFACE SIGNALS
The following sets of signals represent the interface pins available for the Add-On function. There are four groups:
Register access, FIFO access, Pass-Thru mode pins, and general system pins.
Register Access Pins
DQ[31:00]
t/s
Datapath DQ0–DQ31. These pins represent the datapath for the Add-On peripheral’s
data bus. They provide the interface to the controller’s FIFO and other registers.
When MODE=V
CC
, only DQ[15:00] are used. DQ[31:0] have internal pull-up resistors.
Add-On Addresses. These signals are the address lines to select which of the 16
DWORD registers within the controller is desired for a given read or write cycle, as
shown in the table below.
ADR[6:2]
Register Name
0
0
0
0
0
Add-On Incoming Mailbox Reg. 1
0
0
0
0
1
Add-On Incoming Mailbox Reg. 2
0
0
0
1
0
Add-On Incoming Mailbox Reg. 3
0
0
0
1
1
Add-On Incoming Mailbox Reg. 4
0
0
1
0
0
Add-On Outgoing Mailbox Reg. 1
0
0
1
0
1
Add-On Outgoing Mailbox Reg. 2
0
0
1
1
0
Add-On Outgoing Mailbox Reg. 3
0
0
1
1
1
Add-On Outgoing Mailbox Reg. 4
0
1
0
0
0
Add-On FIFO Port
0
1
0
0
1
Bus Master Write Address Register
0
1
0
1
0
Add-On Pass-Thru Address
0
1
0
1
1
Add-On Pass-Thru Data
0
1
1
0
0
Bus Master Read Address Register
0
1
1
0
1
Add-On Mailbox Empty/Full Status
0
1
1
1
0
Add-On Interrupt Control
0
1
1
1
1
Add-On General Control/Status Register
1
0
1
1
0
Bus Master Write Transfer Count
1
0
1
1
1
Bus Master Read Transfer Count
ADR[6:2]
in
BE3# or
ADR1
in
Byte Enable 3 (32-bit mode) or ADR1 (16 bit mode). This pin is used in conjunction
with the read or write strobes (RD# or WR#) and the Add-On select signal, SELECT#.
As a Byte Enable, it is necessary to have this pin asserted to perform write operations
to the register identified by ADR[6:2] bit locations d24 through d31; for read operations
it controls the DQ[31:24] output drive.
Byte Enable 2 through 0. These pins provide for individual byte control during register
read or write operations. BE2# controls activity over DQ[23:DQ16], BE1# controls
DQ[15:8], and BE0# controls DQ[7:0]. During read operations they control the output drive
for each of their respective byte lanes; for write operations they serve as a required enable
to perform the modification of each byte lane.
Select for the Add-On interface. This signal must be driven low for any write or read
access to the Add-On interface registers. This signal must be stable during the
assertion of command signals WR# or RD#.
Write strobe. This pin, when asserted in conjunction with the SELECT# pin, causes
the writing of one of the internal registers. The specific register and operand size are
identified through address pins ADR[6:2] and the byte enables, BE[3:0]#.
Read strobe. This pin, when asserted in conjunction with the SELECT# pin, causes
the reading of one of the internal registers. The specific register and operand size are
identified through address pins ADR[6:2] and the byte enables BE[3:0]#.
This pin control whether the S5935 data accesses on the DQ bus are to be 32-bits
wide (MODE = low) or 16-bits wide (MODE = high). When in the 16 bit mode, the
signal BE3# is reassigned as the address signal ADR1.
BE[2:0]#
in
SELECT#
in
WR#
in
RD#
in
MODE
in
Signal
Type
Description
相關(guān)PDF資料
PDF描述
S5935QF PCI 5V Bus Master/Target Device 32-bit
S5990-01 POSITION SENSITIVE DETECTOR
S5629-01 POSITION SENSITIVE DETECTOR
S5629-02 POSITION SENSITIVE DETECTOR
S5991-01 POSITION SENSITIVE DETECTOR
相關(guān)代理商/技術(shù)參數(shù)
參數(shù)描述
S5935_07 制造商:AMCC 制造商全稱:Applied Micro Circuits Corporation 功能描述:PCI Product
S59355QRC 制造商:AppliedMicro 功能描述:
S5935QF 制造商:AMCC 制造商全稱:Applied Micro Circuits Corporation 功能描述:PCI Product
S5935QRC 制造商:AppliedMicro 功能描述:PCI Master Device 160-Pin PQFP
S5935TF 制造商:AMCC 制造商全稱:Applied Micro Circuits Corporation 功能描述:PCI 5V Bus Master/Target Device 32-bit