參數(shù)資料
型號: BX80530C1400512
廠商: INTEL CORP
元件分類: 微控制器/微處理器
英文描述: 32-BIT, 1400 MHz, MICROPROCESSOR, CPGA370
封裝: FLIP CHIP, PGA-370
文件頁數(shù): 85/94頁
文件大?。?/td> 1775K
代理商: BX80530C1400512
78
Datasheet
Intel Pentium III Processor with 512KB L2 Cache at 1.13GHz to 1.40GHz
BR0#/BR1#
I/O
The BR0# and BR1#(Bus Request) pins drive the BREQ[1:0]# signals in the
system. The BREQ[1:0]# signals are interconnected in a rotating manner to
individual processor pins. The table below gives the rotating interconnect between
the processor and bus signals.
During power-up configuration, the central agent asserts the BR0# bus signal in the
system to assign the symmetric agent ID to the processor. The processor samples
its BR0# pin on the active-to-inactive transition of the RESET# to obtain its
symmetric agent ID. The processor asserts the BR0# pin to request the system
bus. All agents then configure their pins to match the appropriate bus signal
protocol, as shown below.
For uni-processor designs, BR0# must be connected to a 10-56
resistor to V
SS.
Refer to the platform design guide for implementation detail and resistor tolerance.
BSEL[1:0]
O
The BSEL signals are CMOS signals which are used to select the system bus
frequency. A BSEL[1:0] = ‘11’ selects a 133 MHz system bus frequency. The
frequency is determined by the processor(s), chipset, and frequency synthesizer
capabilities. All system bus agents must operate at the same frequency. The Intel
Pentium III processor with 512KB L2 Cache operates at 133 MHz system bus
frequency.
These signals must be pulled up to 3.3V power rail with 330 - 1 K
resistors and
provided as a frequency selection signal to the clock driver/synthesizer and chipset.
Refer to the platform design guide for implementation detail and resistor tolerance.
CLKREF
I
In Single-ended clock mode the CLKREF input is a filtered 1.25V supply voltage for
the processor PLL. A voltage divider and decoupling solution is provided by the
motherboard. See the design guide for implementation details.
When the processor operates in differential clock mode, this signal becomes
BCLK#.
Table 37. Signal Description (Sheet 3 of 9)
Name
Type
Description
BR0# (I/O) and BR1# Signals Rotating Interconnect
Bus Signal
Agent 0 Pins
Agent 1 Pins
BREQ0#
BR0#
BR1#
BREQ1#
BR1#
BR0#
BR0# (I/O) and BR1# Signals Rotating Interconnect
Pin Sampled Active in RESET#
Agent ID
BR0#
0
BR1#
3
相關(guān)PDF資料
PDF描述
BU-61743F3-222L 2 CHANNEL(S), 1M bps, MIL-STD-1553 CONTROLLER, CQFP72
BU-61743F3-270K 2 CHANNEL(S), 1M bps, MIL-STD-1553 CONTROLLER, CQFP72
BU-61743F3-410Z 2 CHANNEL(S), 1M bps, MIL-STD-1553 CONTROLLER, CQFP72
BU-61743F3-472Q 2 CHANNEL(S), 1M bps, MIL-STD-1553 CONTROLLER, CQFP72
BU-61743F3-482K 2 CHANNEL(S), 1M bps, MIL-STD-1553 CONTROLLER, CQFP72
相關(guān)代理商/技術(shù)參數(shù)
參數(shù)描述
BX80530F1100256 制造商:Intel 功能描述:CELERON PROCESSOR - Boxed Product (Development Kits)
BX80530F1200256 制造商:Intel 功能描述:MPU CELERON PROCESSOR 64-BIT 0.13UM 1.2GHZ 370-PIN FCPGA2 - Boxed Product (Development Kits)
BX80530F1300256 制造商:Intel 功能描述:MPU CELERON PROCESSOR 64-BIT 0.13UM 1.3GHZ 370-PIN FCPGA2 - Boxed Product (Development Kits)
BX80530F1400256 制造商:未知廠家 制造商全稱:未知廠家 功能描述:Microprocessor
BX80531NK170G 制造商:Intel 功能描述:MPU PENTIUM 4 PROCESSOR NETBURST 64-BIT 0.18UM 1.7GHZ - Boxed Product (Development Kits) 制造商:Intel 功能描述:P4 Socket 478 1.7GHz with fan