參數(shù)資料
型號(hào): BT849A
英文描述: Single-Chip Video Capture for PCI
中文描述: 單芯片的PCI視頻捕捉
文件頁(yè)數(shù): 66/141頁(yè)
文件大?。?/td> 1149K
代理商: BT849A
第1頁(yè)第2頁(yè)第3頁(yè)第4頁(yè)第5頁(yè)第6頁(yè)第7頁(yè)第8頁(yè)第9頁(yè)第10頁(yè)第11頁(yè)第12頁(yè)第13頁(yè)第14頁(yè)第15頁(yè)第16頁(yè)第17頁(yè)第18頁(yè)第19頁(yè)第20頁(yè)第21頁(yè)第22頁(yè)第23頁(yè)第24頁(yè)第25頁(yè)第26頁(yè)第27頁(yè)第28頁(yè)第29頁(yè)第30頁(yè)第31頁(yè)第32頁(yè)第33頁(yè)第34頁(yè)第35頁(yè)第36頁(yè)第37頁(yè)第38頁(yè)第39頁(yè)第40頁(yè)第41頁(yè)第42頁(yè)第43頁(yè)第44頁(yè)第45頁(yè)第46頁(yè)第47頁(yè)第48頁(yè)第49頁(yè)第50頁(yè)第51頁(yè)第52頁(yè)第53頁(yè)第54頁(yè)第55頁(yè)第56頁(yè)第57頁(yè)第58頁(yè)第59頁(yè)第60頁(yè)第61頁(yè)第62頁(yè)第63頁(yè)第64頁(yè)第65頁(yè)當(dāng)前第66頁(yè)第67頁(yè)第68頁(yè)第69頁(yè)第70頁(yè)第71頁(yè)第72頁(yè)第73頁(yè)第74頁(yè)第75頁(yè)第76頁(yè)第77頁(yè)第78頁(yè)第79頁(yè)第80頁(yè)第81頁(yè)第82頁(yè)第83頁(yè)第84頁(yè)第85頁(yè)第86頁(yè)第87頁(yè)第88頁(yè)第89頁(yè)第90頁(yè)第91頁(yè)第92頁(yè)第93頁(yè)第94頁(yè)第95頁(yè)第96頁(yè)第97頁(yè)第98頁(yè)第99頁(yè)第100頁(yè)第101頁(yè)第102頁(yè)第103頁(yè)第104頁(yè)第105頁(yè)第106頁(yè)第107頁(yè)第108頁(yè)第109頁(yè)第110頁(yè)第111頁(yè)第112頁(yè)第113頁(yè)第114頁(yè)第115頁(yè)第116頁(yè)第117頁(yè)第118頁(yè)第119頁(yè)第120頁(yè)第121頁(yè)第122頁(yè)第123頁(yè)第124頁(yè)第125頁(yè)第126頁(yè)第127頁(yè)第128頁(yè)第129頁(yè)第130頁(yè)第131頁(yè)第132頁(yè)第133頁(yè)第134頁(yè)第135頁(yè)第136頁(yè)第137頁(yè)第138頁(yè)第139頁(yè)第140頁(yè)第141頁(yè)
Bt848/848A/849A
Single-Chip Video Capture for PCI
Brooktree
56
F
UNCTIONAL
D
ESCRIPTION
DMA Controller
L848A_A
Executing Instructions
Once the DMA controller has achieved synchronization between the FIFO and the
RISC program, it proceeds with executing the RISC instructions. The data in the
FIFO will be aligned with the data bytes expected by the RISC instructions. The
DMA controller reads RISC instructions and performs burst writes from the FIFO.
The DMA controller can be programmed to wait for 4, 8, 16, or 32 DWORDs
in the FIFO before executing a WRITE instruction. Setting this FIFO trigger point
optimizes the bus efficiency, by not allowing the DMA controller to access the bus
every time a DWORD enters the FIFO. However, the FIFO trigger point is ignored
in the case where the DMA controller is near the end of an instruction and the num-
ber of DWORDs left to transfer is less than the number of DWORDS in the FIFO.
By allowing the instruction to complete, even if the FIFO is below its trigger point,
the RISC instructions can be flushed sooner for every scan line. Otherwise, the
DMA controller may have to wait for many scan lines before the required number
of DWORDs are present in the FIFO, especially when capturing highly scaled
down images. There may be several horizontal lines before another DWORD en-
ters the FIFO.
The FIFO trigger point is ignored by the DMA controller during all SKIP in-
structions. In the planar mode, the trigger points for the FIFOs should be set to the
same level, even though the luma data is being stored in the Y FIFO at least twice
as fast the chroma data is being stored in the Cr and Cb FIFOs. This ensures that
the Y FIFO will be selected first to burst data onto the PCI bus.
When the initiator is disconnected from the PCI bus while in the planar mode,
it is essential to regain control of the bus as soon as possible and to deliver any
queued DWORDs. The DMA controller will ignore the FIFO trigger point as it
needs to empty the FIFO immediately, otherwise it may not have a chance to empty
the rest of the FIFOs before it has to relinquish the bus. This is not a concern in the
packed mode because all three FIFOs are treated as one large FIFO.
The DMA controller immediately stops burst data writes and RISC instruction
reads when the PCI target detects a parity error while the PCI initiator is reading
the instruction data. This condition also causes an interrupt.
FIFO Over-run
Conditions
There will be cases where the Bt848 PCI initiator cannot gain control of the PCI
bus, and the DMA controller is not able to execute the necessary WRITE instruc-
tions. Instead of writing data to the bus, the DMA controller reads data out of the
FIFO and discards the data. To the FIFO, it appears as if the DMA controller is out-
putting to the bus. This allows the FIFO over-runs to be handled gracefully, with
minimal loss of data. The Bt848 is not required to abort a whole scan during FIFO
over-runs. The DMA controller keeps track of the data to the nearest byte, and is
able to deliver the rest of the scan line in the case the FIFO over-run condition is
cleared.
The Bt848 DMA controller is normally monitoring the FIFO Full counters
(FFULL) to determine how full the FIFOs are. However, before the DMA control-
ler begins a burst write operation to process a WRITE instruction, it is desirable to
相關(guān)PDF資料
PDF描述
BT8510EPJC PCM Transceiver
BT857KPJ Color Encoder Circuit
BT8958EHJ50 xDSL Interface
BT8953AEPFC xDSL Interface
BT8953AEPJ xDSL Interface
相關(guān)代理商/技術(shù)參數(shù)
參數(shù)描述
BT849AKPF 制造商:未知廠家 制造商全稱:未知廠家 功能描述:Single-Chip Video Capture for PCI
BT850-SA 功能描述:BTV4.2 DUAL MODE USB HCI MODULE 制造商:laird - wireless & thermal systems 系列:* 零件狀態(tài):在售 標(biāo)準(zhǔn)包裝:1
BT850-SA-T/R 功能描述:BTV4.2 DUAL MODE USB HCI MODULE 制造商:laird - wireless & thermal systems 系列:* 零件狀態(tài):在售 標(biāo)準(zhǔn)包裝:2,500
BT850-ST 功能描述:BTV4.2 DUAL MODE USB HCI MODULE 制造商:laird - wireless & thermal systems 系列:* 零件狀態(tài):在售 標(biāo)準(zhǔn)包裝:1
BT850-ST-T/R 功能描述:BTV4.2 DUAL MODE USB HCI MODULEE 制造商:laird - wireless & thermal systems 系列:* 零件狀態(tài):在售 標(biāo)準(zhǔn)包裝:2,500