參數(shù)資料
型號(hào): AM8530H
廠商: Advanced Micro Devices, Inc.
英文描述: Serial Communications Controller
中文描述: 串行通信控制器
文件頁數(shù): 141/194頁
文件大?。?/td> 797K
代理商: AM8530H
第1頁第2頁第3頁第4頁第5頁第6頁第7頁第8頁第9頁第10頁第11頁第12頁第13頁第14頁第15頁第16頁第17頁第18頁第19頁第20頁第21頁第22頁第23頁第24頁第25頁第26頁第27頁第28頁第29頁第30頁第31頁第32頁第33頁第34頁第35頁第36頁第37頁第38頁第39頁第40頁第41頁第42頁第43頁第44頁第45頁第46頁第47頁第48頁第49頁第50頁第51頁第52頁第53頁第54頁第55頁第56頁第57頁第58頁第59頁第60頁第61頁第62頁第63頁第64頁第65頁第66頁第67頁第68頁第69頁第70頁第71頁第72頁第73頁第74頁第75頁第76頁第77頁第78頁第79頁第80頁第81頁第82頁第83頁第84頁第85頁第86頁第87頁第88頁第89頁第90頁第91頁第92頁第93頁第94頁第95頁第96頁第97頁第98頁第99頁第100頁第101頁第102頁第103頁第104頁第105頁第106頁第107頁第108頁第109頁第110頁第111頁第112頁第113頁第114頁第115頁第116頁第117頁第118頁第119頁第120頁第121頁第122頁第123頁第124頁第125頁第126頁第127頁第128頁第129頁第130頁第131頁第132頁第133頁第134頁第135頁第136頁第137頁第138頁第139頁第140頁當(dāng)前第141頁第142頁第143頁第144頁第145頁第146頁第147頁第148頁第149頁第150頁第151頁第152頁第153頁第154頁第155頁第156頁第157頁第158頁第159頁第160頁第161頁第162頁第163頁第164頁第165頁第166頁第167頁第168頁第169頁第170頁第171頁第172頁第173頁第174頁第175頁第176頁第177頁第178頁第179頁第180頁第181頁第182頁第183頁第184頁第185頁第186頁第187頁第188頁第189頁第190頁第191頁第192頁第193頁第194頁
Register Description
AMD
6–31
D
7
D
6
D
5
D
4
D
3
D
2
D
1
D
0
DCD
SYNC/HUNT
CTS
Tx Underrun/EOM
Rx Character Available
Zero Count
Tx Buffer Empty
Break/Abort
Figure 6–18. Read Register 0
Bit 7: Break/Abort
In the Asynchronous mode, this bit is set when a Break sequence (null character plus
framing error) is detected in the receive data stream. This bit is reset when the sequence
is terminated, leaving a single null character in the receive FIFO. This character should
be read and discarded. In SDLC mode, this bit is set by the detection of an Abort se-
quence (seven or more ‘1’s), then reset automatically at the termination of the Abort se-
quence. In either case, if the Break/Abort IE bit is set, an External/Status interrupt is
initiated. Unlike the remainder of the External/Status bits, both transitions are guaranteed
to cause an External/Status interrupt, even if another External/Status interrupt is pending
at the time these transitions occur. This procedure is necessary because Abort or Break
conditions may not persist.
Bit 6: TX Underrun/EOM
This bit is set by a channel or hardware reset and when the transmitter is disabled or a
Send Abort command is issued. This bit can be reset only by the reset Tx Underrun/EOM
Latch command in WR0. When the Transmit Underrun occurs, this bit is set and causes
an External/Status interrupt (if the Tx Underrun/EOM IE bit is set).
Only the 0-to-1 transition of this bit causes an interrupt. This bit is always ‘1’ in Asynchro-
nous mode, unless a reset Tx Underrun/EOM Latch command has been erroneously is-
sued. In this case, the Send Abort command can be issued to set the bit to ‘1’ and at the
same time cause an External/Status interrupt.
Bit 5: Clear to Send
If the CTS IE bit in WR15 is set, this bit indicates the state of the
CTS
pin the last time
any of the enabled External/Status bits changed. Any transition on the
CTS
pin while no
other interrupt is pending latches the state of the
CTS
pin and generates an External/
Status interrupt. Any odd number of transitions on the
CTS
pin while another External/
Status interrupt is pending also causes an External/Status interrupt condition. If the CTS
IE bit is reset, it merely reports the current unlatched state of the
CTS
pin (i.e., if
CTS
pin
is Low, this bit will be High).
Bit 4: SYNC/Hunt
The operation of this bit is similar to that of the
CTS
bit, except that the condition moni-
tored by the bit varies depending on the mode in which the SCC is operating.
When the XTAL oscillator option is selected in asynchronous modes, this bit is forced to
‘0’ (no External/Status interrupt is generated). Selecting the XTAL oscillator in synchro-
nous or SDLC modes has no effect on the operation of this bit.
相關(guān)PDF資料
PDF描述
AM85C30-10PC Enhanced Serial Communications Controller
Am85C30 Serial Communications Controller
AM85C30 Enhanced Serial Communications Controller
AM85C30-8PC Enhanced Serial Communications Controller
AM85C30-16JC Enhanced Serial Communications Controller
相關(guān)代理商/技術(shù)參數(shù)
參數(shù)描述
AM8530H/AM85C301992 制造商:AMD 制造商全稱:Advanced Micro Devices 功能描述:Am8530H/Am85C30 1992 - Am8530H/Am85C30 Serial Communications Controller
AM8530H-4DC 制造商:未知廠家 制造商全稱:未知廠家 功能描述:Communications Controller
AM8530H-4DCB 制造商:未知廠家 制造商全稱:未知廠家 功能描述:Communications Controller
AM8530H-4JC 制造商:未知廠家 制造商全稱:未知廠家 功能描述:Communications Controller