
SiI0680A PCI to IDE/ATA
Data Sheet
9.1.15
Configuration
Address Offset: 40
H
Access Type: Read/Write
Reset Value: 0x0000_0000
Silicon Image, Inc.
2006 Silicon Image, Inc.
SiI-DS-0069-C
54
31 30 29 28 27 26 25 24 23 22 21 20 19 18 17 16 15 14 13 12 11 10 09 08 07 06 05 04 03 02 01 00
Reserved
P
This register defines the various control functions associated with the PCI bus. The register bits are defined below.
Bit [31:01]
: Reserved (R). This bit field is hardwired to 00000000
H
.
Bit [00]
: PCI Hdr Wr Ena (R/W) – PCI Configuration Header Write Enable. This bit is set to enable write access
to the following registers in the PCI Configuration Header: Device ID (03-02
H
), PCI Class Code (09-0B
H
),
Subsystem Vendor ID (2D-2C
H
), and Subsystem ID (2F-2E
H
).
9.1.16
Address Offset: 44
H
Access Type: Read/Write
Reset Value: Undefined
Software Data Register
31 30 29 28 27 26 25 24 23 22 21 20 19 18 17 16 15 14 13 12 11 10 09 08 07 06 05 04 03 02 01 00
Software Data
This register is used by the software for non-resettable data storage. The contents are unknown on power-up and are never
cleared by any type of reset.
9.1.17
Address Offset: 60
H
Access Type: Read Only
Reset Value: 0x0622_0001
Power Management Capabilities
31 30 29 28 27 26 25 24 23 22 21 20 19 18 17 16 15 14 13 12 11 10 09 08 07 06 05 04 03 02 01 00
P
PME Support
P
Auxiliary
Current
D
R
P
PPM Rev
Next Item Pointer
Capability ID
This register defines the power management capabilities associated with the PCI bus. The register bits are defined below.
Bit [31:27]
: PME Support (R) – Power Management Event Support. This bit field is hardwired to 00
H
to indicate
that the SiI 0680A does not support PME.
Bit [26]
: PPM D2 Support (R) – PCI Power Management D2 Support. This bit is hardwired to 1 to indicate
support for the D2 Power Management State.
Bit [25]
: PPM D1 Support (R) – PCI Power Management D1 Support. This bit is hardwired to 1 to indicate
support for the D1 Power Management State.
Bit [24:22]
: Auxiliary Current (R) – Auxiliary Current. This bit field is hardwired to 000
B
.
Bit [21]
: Dev Special Init (R) – Device Special Initialization. This bit is hardwired to 1 to indicate that the SiI
0680A does not require special initialization
Bit [20]
: Reserved (R). This bit is reserved and returns zero on a read.