參數(shù)資料
型號: 24888
英文描述: Preliminary AMD-8151 HyperTransport AGP3.0 Graphics Tunnel Data Sheet
中文描述: 初步的AMD - 8151 HyperTransport的AGP3.0圖形隧道數(shù)據(jù)表
文件頁數(shù): 31/45頁
文件大?。?/td> 755K
代理商: 24888
24888 Rev 3.02 - June 17, 2003
AMD-8151
TM
AGP Tunnel Data Sheet
31
AGP Bridge Bus Numbers And Secondary Latency Register
DevB:0x18
Default: 0000 0000h
Bits
Description
31:24
SECLAT.
Secondary latency timer. These bits control no hardware.
23:16
SUBBUS.
Subordinate bus number.
15:8
SECBUS.
Secondary bus number.
7:0
PRIBUS.
Primary bus number.
Attribute: Read-write.
AGP Bridge Memory Base-Limit Registers
DevB:0x[30:1C]
These registers specify the IO-space (DevB:0x1C and DevB:0x30), non-prefetchable memory-space
(DevB:0x20), and prefetchable memory-space (DevB:0x24) address windows for transactions that are mapped
from the 40-bit link address space to the AGP bus.
The links support 25 bits of IO space. AGP supports 32 bits of IO space. Host accesses to the link-defined IO
region are mapped to the AGP IO window with the 7 MSB always zero. AGP IO accesses in which any of the
7 MSBs are other than zero are ignored. The AGP IO space window is defined as follow:
AGP IO window =
{7'h00, DevB:30[24:16], DevB:0x1C[15:12], 12'hFFF} >= address >=
{7'h00, DevB:30[8:0], DevB:0x1C[7:4], 12'h000};
The links support 40 bits of memory space. AGP supports 32 bits of non-prefetchable memory space. The AGP
non-prefetchable window is defined to be within the lowest 4 gigabytes of link address space. AGP accesses
above 4 gigabytes cannot access non-prefetchable memory space. The AGP non-prefetchable memory space
window is defined as follows:
AGP non-prefetchable memory window =
{32'h00, DevB:0x20[31:20], 20'hF_FFFF} >= address >=
{32'h00, DevB:0x20[15:4], 20'h0_0000};
The links support 40 bits of memory space. AGP supports 32 bits of prefetchable memory space. The AGP
prefetchable window is defined to be within the lowest 4 gigabytes of link address space. The AGP prefetch-
able memory space window is defined as follows:
AGP prefetchable memory window =
{32'h00, DevB:0x24[31:20], 20'hF_FFFF} >= address >=
{32'h00, DevB:0x24[15:4], 20'h0_0000};
These windows may also be altered by DevB:0x3C[VGAEN, ISAEN]. When the address (from either the host
or from an AGP bus master) is inside one of the windows, then the transaction targets the AGP bus. Therefore,
the following transactions are possible:
15:8
7:0
LATENCY.
Read-write. These bits control no hardware.
CACHE.
Read only. These bits fixed at their default values.
相關PDF資料
PDF描述
249-151 BEZEICHNUNGSKARTEN 1 BIS 16
249-152 BEZEICHNUNGSKARTEN 17 BIS 32
249-161 BEZEICHNUNGSSTREIFEN 1 16
249-162 BEZEICHNUNGSSTREIFEN RASTER5 17 32
24919 Incompatibilities Between the AMD-762? System Controller and the Via Technologies. Inc. VT82C686B
相關代理商/技術參數(shù)
參數(shù)描述
248-8886-007 制造商:ITT Interconnect Solutions 功能描述:248-8886-007 / 248-8886-007 / D Sub
248-8887-007 制造商:ITT Interconnect Solutions 功能描述:248-8887-007 / 248-8887-007 / D Sub
248-8888-007 制造商:ITT Interconnect Solutions 功能描述:248-8888-007 / 248-8888-007 / D Sub
248-8889-007 制造商:ITT Interconnect Solutions 功能描述:248-8889-007 / 248-8889-007 / D Sub
248-8890-007 制造商:ITT Interconnect Solutions 功能描述:248-8890-007 / 248-8890-007 / D SUB