參數(shù)資料
型號: MC92603VF
廠商: Freescale Semiconductor
文件頁數(shù): 67/126頁
文件大小: 0K
描述: IC TXRX ETH QUAD GIG 256-MAPBGA
標準包裝: 1
類型: 收發(fā)器
驅(qū)動器/接收器數(shù): 4/4
規(guī)程: 千兆位以太網(wǎng)
電源電壓: 4.5 V ~ 5.5 V
安裝類型: 表面貼裝
封裝/外殼: 256-LBGA
供應(yīng)商設(shè)備封裝: 256-MAPBGA
包裝: 托盤
Receiver
MC92603 Quad Gigabit Ethernet Transceiver Reference Manual, Rev. 1
Freescale Semiconductor
3-11
When word synchronization is lost it must be re-established before data flow through the receiver resumes.
The receiver interface is disabled during initial word alignment. No data is produced at its outputs until
word alignment is achieved and a word synchronization event has been detected. When establishing word
synchronization, or when word synchronization is lost, ‘not word sync’ error is reported as described in
Word synchronization is possible in byte interface mode and TBI mode. However, word synchronization
may be dependent on the detection of simultaneously transmitted word synchronization events that contain
Idle characters. Therefore, if operating in TBI mode, either the Idle character must be a supported member
of the code set or the ‘A’ character alignment must be used.
If WSE is high, then all enabled receivers (those that have XCVR_x_DISABLE negated low) will be
aligned into a 16-, 24-, or 32-bit word (depending on the states of the various XCVR_x_DISABLE
signals). If the receiver on channel A is disabled, then do not select the clock from channel A as the
recovered clock for all the channels.
3.6
Receiver Interface Timing Modes
The receiver interface is timed to the recovered clock (link partner’s clock) or to the reference clock (local
clock), depending on the state of the recovered clock enable, RCCE, signal. RCCE enables timing relative
to the recovered clock when asserted and enables timing relative to the reference clock when negated.
The receiver interface clock signals, RECV_x_RCLK, will always be present when the PLL is in lock. This
is true even if there is no signal present on the serial inputs or if the receiver has not achieved alignment
or byte sync. The frequency of the receiver clock will be the local reference clock until synchronization is
achieved. The RECV_x_RCLK clock signals, however, are not present during power up or when the
MC92603 is in reset mode and the PLL is not locked.
All receiver channels data outputs are source synchronous with their respective RECV_x_RCLK outputs.
They may be configured to be source aligned or source centered with their respective RECV_x_RCLK
outputs. The configuration signal, RECV_CLK_CENT, when asserted high, will center the receiver clocks
relative to the data and status outputs.
NOTE
The receiver clock complement, RECV_x_RCLK_B, is only provided in
the TBIE/RTBI Ethernet compliant application modes (TBIE and
COMPAT = high). If either TBIE or COMPAT is low, then
RECV_x_RCLK_B is always low.
3.6.1
Recovered Clock Timing Mode (RCCE = High)
With RCCE asserted, the receiver clock signal, RECV_x_RCLK, is generated by the receiver and, on
average, runs at the reference clock frequency of the transmitter (link partner’s clock) at the other end of
the link. The recovered clock is not generated by a clock recovery PLL but by monitoring the receive
FIFO.
相關(guān)PDF資料
PDF描述
MC92604VM IC ETH TXRX DUAL GIG 196-MAPBGA
MC92604ZT IC TXRX ETH DUAL GIG 196-MAPBGA
MCP2120T-I/SL IC ENCODR/DECODR 2.5V IR 14-SOIC
MCP2122-E/P IC ENCODER/DECODER IRDA 8-DIP
MCP2122T-E/SNG IC ENCODER/DECODR INFRARED 8SOIC
相關(guān)代理商/技術(shù)參數(shù)
參數(shù)描述
MC92603VM 功能描述:IC ETH TXRX QUAD GIG 256-MAPBGA RoHS:是 類別:集成電路 (IC) >> 接口 - 驅(qū)動器,接收器,收發(fā)器 系列:- 標準包裝:1,000 系列:- 類型:收發(fā)器 驅(qū)動器/接收器數(shù):2/2 規(guī)程:RS232 電源電壓:3 V ~ 5.5 V 安裝類型:表面貼裝 封裝/外殼:16-SOIC(0.295",7.50mm 寬) 供應(yīng)商設(shè)備封裝:16-SOIC 包裝:帶卷 (TR)
MC92604VM 功能描述:IC ETH TXRX DUAL GIG 196-MAPBGA RoHS:是 類別:集成電路 (IC) >> 接口 - 驅(qū)動器,接收器,收發(fā)器 系列:- 標準包裝:1,000 系列:- 類型:收發(fā)器 驅(qū)動器/接收器數(shù):2/2 規(guī)程:RS232 電源電壓:3 V ~ 5.5 V 安裝類型:表面貼裝 封裝/外殼:16-SOIC(0.295",7.50mm 寬) 供應(yīng)商設(shè)備封裝:16-SOIC 包裝:帶卷 (TR)
MC92604ZT 功能描述:IC TXRX ETH DUAL GIG 196-MAPBGA RoHS:否 類別:集成電路 (IC) >> 接口 - 驅(qū)動器,接收器,收發(fā)器 系列:- 產(chǎn)品培訓模塊:Lead (SnPb) Finish for COTS Obsolescence Mitigation Program 標準包裝:25 系列:- 類型:收發(fā)器 驅(qū)動器/接收器數(shù):2/2 規(guī)程:RS232 電源電壓:4.5 V ~ 5.5 V 安裝類型:通孔 封裝/外殼:16-DIP(0.300",7.62mm) 供應(yīng)商設(shè)備封裝:16-PDIP 包裝:管件
MC92610 制造商:MOTOROLA 制造商全稱:Motorola, Inc 功能描述:Quad 3.125 Gbaud SERDES
MC92610VF 制造商:MOTOROLA 制造商全稱:Motorola, Inc 功能描述:Quad 3.125 Gbaud SERDES