![](http://datasheet.mmic.net.cn/330000/PM73122_datasheet_16444367/PM73122_189.png)
RELEASED
PM73122 AAL1GATOR-32
DATASHEET
PMC-1981419
ISSUE 7
32 LINK CES/DBCES AAL1 SAR PROCESSOR
PROPRIETARY AND CONFIDENTIAL TO PMC-SIERRA, INC., AND FOR ITS CUSTOMERS’ INTERNAL USE
164
The frame structure for E1 and T1 lines can be unstructured-multiline (UDF-ML),
Structured-Frame (SDF-FR) or Structured-Multi-Frame (SDF-MF) and is
determined by the value of FR_STRUCT[1:0] in the LIN_STR_MODE memory
register for each line.
00
Reserved
01
SDF-FR
10
UDF-ML
11
SDF-MF
SDF-FR mode is used when making a structured connection and CAS signaling
is not being transported. SDF-MF mode is used when making a structured
connection and CAS signaling is being transported. If a mixture of CAS and non-
CAS connections are being made on the same line, then put the line in SDF-MF
mode and set R_CHAN_NO_SIG and T_CHAN_NO_SIG in the queue tables for
the connections not carrying CAS.
Several clocking options exist in this mode and are controlled by the value of the
CLK_SOURCE bits in the LIN_STR_MODE register for each line.
In the receive direction, the CLK_SOURCE_RX bit has two possible options. If
this bit is set then the line receives its clock from the CRL_CLK pin. If this bit is
not set then the line receives its clock from the RL_CLKn pin associated with that
line.
In the transmit direction, eight possible options exist and are controlled by the
value of CLK_SOURCE_TX bits in the LIN_STR_MODE memory register for
each line. The eight options are:
000
Clock is an input on pin TL_CLK[n].
001
Clock is an input on pin RL_CLK[n] (loop timing mode).
010
Clock is internally synthesized in the CGC Block as a nominal E1
or T1 clock based on SYS_CLK and the value of T1_MODE. The
clock is output on TL_CLK[n] pin.
011
Clock is internally synthesized in the CGC Block based on SRTS.
The clock is output on TL_CLK[n] pin.
100
Clock is internally synthesized in the CGC Block using the
adaptive algorithm. The clock is output on TL_CLK[n] pin.