參數(shù)資料
型號: GCIXF1002ED
英文描述: Controller Miscellaneous - Datasheet Reference
中文描述: 控制器雜項-數(shù)據(jù)表參考
文件頁數(shù): 59/128頁
文件大?。?/td> 1262K
代理商: GCIXF1002ED
Intel
IXF1002 Dual Port Gigabit Ethernet Controller
Datasheet
59
4.0
IX Bus Interface Operation
This section describes the IXF1002 IX Bus interface operation, including the transmission and
reception flows.
4.1
IX Bus Interface
The IXF1002 uses a generic bus interface for data transfer to and from its FIFOs. The data bus is 64
bits wide and has three modes of operation. Big and little endian byte ordering are both supported
on 32-bit boundaries (PORT_MODE<BEND>). The different FIFOs are accessed according to
port selection signal (fps) as well as transmit or receive enabling signals (txsel_l, rxsel_l). Data
transfer is synchronized to the main clock (clk), and new data may be sent or received on each
clock cycle. Each FIFO has a dedicated signal for each direction (txrdy, rxrdy), reporting if it is
ready for data transfer according to predetermined thresholds. (FFO_TSHD<TTH,RTH>). The
burst size should be shorter than or equal to the effective threshold. The amount of data transferred
during a FIFO access may be dynamically changed from one access to the other. On receive, if the
PORT_MODE<HRYD> bit is reset, each first burst of a packet should be shorter than or equal to
the header size.
4.1.1
IX Bus Operating Modes
The IXF1002 provides three IX Bus modes:
Full-64 mode
64 bits for transmit or receive
Split mode
32 low bits for receive, and 32 high bits for transmit
Narrow mode
32 bits for transmit or receive
The selection of the IX Bus mode is done through the FIFMD field in the PORT_MODE register,
as detailed in
Section 3.2.3.3
.
4.1.1.1
Signal Naming in Full-64 and Narrow Mode
When the IX Bus is in full-64 or narrow mode, signals fps, sop and eop are input during assertion
of the txsel_l signal, and are output during assertion of the rxsel_l signal. In full-64 and narrow
mode, fps_txf, sop_txf and eop_txf are not used and should be connected to pull-up resistors.
4.1.1.2
Signal Naming in Split Mode
When the IX Bus is in split mode, the three signals fps, sop and eop which are output signals, refer
to the packets being received on the 32 low bits of the IX Bus. These three signals are then named
fps_rxf, sop_rxf and eop_rxf. Three other input signals fps_txf, sop_txf and eop_txf refer to the
packets being transmitted on the 32 high bits of the IX Bus.
Figure 2, Figure 3
and
Figure 4
show
the signals of the parallel interface, depending on the different FIFO modes.
Note:
When working in split-bus mode in port 1 only, there is a need to write both port
s PORT_MODE
registers.
相關(guān)PDF資料
PDF描述
GCIXF1002EDT Controller Miscellaneous - Datasheet Reference
GCIXF440AC Controller Miscellaneous - Datasheet Reference
GCIXF440ACT Controller Miscellaneous - Datasheet Reference
GCIXP1250-166 Microprocessor
GCIXP1250-200 Microprocessor
相關(guān)代理商/技術(shù)參數(shù)
參數(shù)描述
GCIXF1002EDT 制造商:Intel 功能描述:Ethernet CTLR Single Chip 1000Mbps 3.3V 304-Pin ESBGA
GCIXF1012EC.A3-884560 功能描述:IC ETHERNET MAC 12PORT 672-BGA RoHS:是 類別:集成電路 (IC) >> 接口 - 控制器 系列:- 標(biāo)準(zhǔn)包裝:2,450 系列:- 控制器類型:SPI 總線至 I²C 總線橋接 接口:I²C,串行,SPI 電源電壓:2.4 V ~ 3.6 V 電流 - 電源:11mA 工作溫度:-40°C ~ 85°C 安裝類型:表面貼裝 封裝/外殼:24-VFQFN 裸露焊盤 供應(yīng)商設(shè)備封裝:24-HVQFN(4x4) 包裝:托盤 配用:568-3511-ND - DEMO BOARD SPI TO I2C 其它名稱:935286452157SC18IS600IBSSC18IS600IBS-ND
GCIXF1012ECA3 制造商:Cortina Systems Inc 功能描述: 制造商:Intel 功能描述:
GCIXF1024EC.A3-884561 功能描述:IC ETHERNET MAC 24PORT 672-BGA RoHS:是 類別:集成電路 (IC) >> 接口 - 控制器 系列:- 標(biāo)準(zhǔn)包裝:4,900 系列:- 控制器類型:USB 2.0 控制器 接口:串行 電源電壓:3 V ~ 3.6 V 電流 - 電源:135mA 工作溫度:0°C ~ 70°C 安裝類型:表面貼裝 封裝/外殼:36-VFQFN 裸露焊盤 供應(yīng)商設(shè)備封裝:36-QFN(6x6) 包裝:* 其它名稱:Q6396337A
GCIXF18104EE-B0 制造商:Cortina Systems Inc 功能描述: