參數資料
型號: SAA7146A
廠商: NXP Semiconductors N.V.
英文描述: Multimedia bridge, high performance Scaler and PCI circuit SPCI
中文描述: 多媒體橋梁,高性能潔牙機和PCI電路SPCI
文件頁數: 122/144頁
文件大小: 645K
代理商: SAA7146A
1998 Apr 09
122
Philips Semiconductors
Product specification
Multimedia bridge, high performance
Scaler and PCI circuit (SPCI)
SAA7146A
7.17
I
2
C-bus interface
7.17.1
G
ENERAL DESCRIPTION
The I
2
C-bus is a simple 2-wire bus for efficient inter-IC
data exchange. Only two bus lines are required: a serial
clock line (SCL) and a serial data line (SDA). It’s a true
multi-master bus including collision detection and
arbitration to prevent data corruption if two or more
masters simultaneously initiate data transfers. Serial clock
synchronization allows devices with different bit rates to
communicate via the same serial bus. The block diagram
is shown in Fig.42.
7.17.2
F
UNCTIONAL DESCRIPTION
The I
2
C-bus performs byte oriented data transfers. Clock
generation and bus control arbitration are controlled by
hardware. The status register (IICSTA) reflects the status
of the interface and the I
2
C-bus (see Table 110).
An interrupt after execution may be enabled optionally.
The bus clock generator supports clock rates from
5 to 400 kHz.
The I
2
C-bus interface is programmed through the transfer
control register (IICTRF) which is shown in Table 112.
A write to this register starts the transfer sequence where
up to 3 bytes are transferred: BYTE2, BYTE1 and BYTE0.
Any of these 3 bytes may be disabled or enabled for use
(as data byte or 7-bit address plus RW bit) in three I
2
C-bus
protocol functions:
START: start/restart and address device
CONT: transfer data and continue
STOP: transfer data and stop.
All bus operations are done via these three functions.
The functional usage of each single byte is defined by the
byte specific attribute information (see Table 113).
Fig.42 Block diagram of I
2
C-bus serial interface.
handbook, full pagewidth
MGG278
BYTE 0
BYTE 1
BYTE 2
TRANSFER ATTRIBUTES
STATUS REGISTER (IICSTA)
8-BIT SHIFT REGISTER
BUS CLOCK GENERATOR
CONTROL
ARBITRATION AND SYNC LOGIC
SDA
SCL
相關PDF資料
PDF描述
SAA7151 Digital multistandard colour decoder with SCART interface DMSD2-SCART
SAA7151B Digital multistandard colour decoder with SCART interface DMSD2-SCART
SAA7157 Clock signal generator circuit for digital TV systems SCGC
SAA7157T Clock signal generator circuit for digital TV systems SCGC
SAA7158 Back END IC
相關代理商/技術參數
參數描述
SAA7146AH 制造商:PHILIPS 制造商全稱:NXP Semiconductors 功能描述:Multimedia bridge, high performance Scaler and PCI circuit SPCI
SAA7146AH/V3,557 制造商:NXP Semiconductors 功能描述:
SAA7146AH/V4,557 功能描述:視頻 IC VIDEO PCI BRIDGE (QFP160) RoHS:否 制造商:Fairchild Semiconductor 工作電源電壓:5 V 電源電流:80 mA 最大工作溫度:+ 85 C 封裝 / 箱體:TSSOP-28 封裝:Reel
SAA7146AH-V4.557 制造商:PHILIPS 制造商全稱:NXP Semiconductors 功能描述:Multimedia bridge, high performance Scaler and PCI circuit
SAA7146AHZ 制造商:PHILIPS 制造商全稱:NXP Semiconductors 功能描述:Multimedia bridge, high performance Scaler and PCI circuit SPCI