![](http://datasheet.mmic.net.cn/330000/PM73122_datasheet_16444367/PM73122_445.png)
RELEASED
PM73122 AAL1GATOR-32
DATASHEET
PMC-1981419
ISSUE 7
32 LINK CES/DBCES AAL1 SAR PROCESSOR
PROPRIETARY AND CONFIDENTIAL TO PMC-SIERRA, INC., AND FOR ITS CUSTOMERS’ INTERNAL USE
420
Figure 118 Ext Freq Select Functional Timing
LINE NUMBER
FREQUENCY
SYSCLK
CGC_SER_IN
CGC_SER_VAL
15.6 Line Interface Timing
15.6.1 16 Line Mode
15.6.1.1
Receive Line Timing
In T1 mode, the rising edge of RL_SYNC must coincide with the leading edge of
the F bit. If RL_SYNC is programmed as an MF pulse, then that edge should
also be the leading edge of a multiframe. Al input signals are sampled on the
falling edge of RL_CLK, as shown in the following figure.
Figure 119 and Figure 120 show how the transmitter receives data from the line
interface. These lines typically interface with the receive output portion of the
corresponding framer. The timing parameters are given in the AC timing section.
RL_SYNC is used in structured modes to align the frame and/or multiframe of
the incoming data. RL_SYNC can be configured to be a frame sync or a multi-
frame sync by the value of MF_SYNC_MODE.
This input is ignored in
unstructured modes.
In T1 mode the rising edge of RL_SYNC must coincide with leading edge of the
F bit. If RL_SYNC is programmed as a MF pulse then that edge should also be
the leading edge of a multiframe. All input signals are sampled on the falling
edge of RL_CLK. as shown in the following figure.
Figure 119 Receive Line Side T1 Timing(RL_CLK = 1.544 MHz)
CHAN 1, FRAME 1
2
3
CHAN 24, FRAME 24
2
3
C
D
C
D
A
B
A
B
C
D
F
4
5
6
7
8
8
7
6
5
1
4
7
8
1
RL_CLK(i)
RL_SYNC(i)
RL_DATA(i)
RL_SIG(i)