參數(shù)資料
型號: ICS1893AFLF
廠商: IDT, Integrated Device Technology Inc
文件頁數(shù): 111/136頁
文件大?。?/td> 0K
描述: PHYCEIVER LOW PWR 3.3V 48-SSOP
標(biāo)準(zhǔn)包裝: 30
系列: PHYceiver™
類型: PHY 收發(fā)器
規(guī)程: MII
電源電壓: 3.14 V ~ 3.47 V
安裝類型: 表面貼裝
封裝/外殼: 48-BSSOP(0.295",7.50mm 寬)
供應(yīng)商設(shè)備封裝: 48-SSOP
包裝: 管件
其它名稱: 1893AFLF
800-2353-5
ICS1893AFLF-ND
ICS1893AF, Rev D 10/26/04
October, 2004
76
Chapter 8
Management Register Set
ICS1893AF Data Sheet - Release
Copyright 2004, Integrated Circuit Systems, Inc.
All rights reserved.
8.7
Register 5: Auto-Negotiation Link Partner Ability Register
Table 8-12 lists the bits for the Auto-Negotiation Link Partner Ability Register. An STA uses this register to
determine the capabilities being advertised by the remote link partner. During the auto-negotiation process,
the ICS1893AF advertises (that is, exchanges) the capability data with its remote link partner using a
pre-defined Link Code Word. The value of the Link Control Word received from its remote link partner
establishes the value of the bits in this register.
Note:
1.
For an explanation of acronyms used in Table 8-12, see Chapter 1, “Abbreviations and Acronyms”.
2.
The values in this register are valid only when the auto-negotiation process is complete, as indicated by
bit 1.5 or bit 17.4.
As per the IEEE Std 802.3u, during any write operation to any bit in this register, the STA must write the default value
to all Reserved bits.
8.7.1
Next Page (bit 5.15)
If bit 5.15 is logic:
Zero, then the remote link partner is indicating that this is the last page being transmitted.
One, then the remote link partner is indicating that additional pages follow.
Table 8-12.
Auto-Negotiation Link Partner Ability Register (register 5 [0x05])
Bit
Definition
When Bit = 0
When Bit = 1
Ac-
cess
SF
De-
fault
Hex
5.15
Next Page
Next Page disabled
Next Page enabled
RO
0
5.14
Acknowledge
Always 0
N/A
RO
0
5.13
Remote fault
No faults detected
Remote fault detected
RO
0
5.12
IEEE reserved
Always 0
N/A
RO
0
5.11
IEEE reserved
Always 0
N/A
RO
0
5.10
IEEE reserved
Always 0
N/A
RO
0
5.9
100Base-T4
Always 0. (Not supported.)
N/A
RO
0
5.8
100Base-TX, full duplex
Link partner is not capable
Link partner is capable
RO
0
5.7
100Base-TX, half duplex Link partner is not capable
Link partner is capable
RO
0
5.6
10Base-T, full duplex
Link partner is not capable
Link partner is capable
RO
0
5.5
10Base-T, half duplex
Link partner is not capable
Link partner is capable
RO
0
5.4
Selector Field bit S4
IEEE 802.3 defined. Always 0. N/A
RO
0
5.3
Selector Field bit S3
IEEE 802.3 defined. Always 0. N/A
CW
0
5.2
Selector Field bit S2
IEEE 802.3 defined. Always 0. N/A
CW
0
5.1
Selector Field bit S1
IEEE 802.3 defined. Always 0. N/A
CW
0
5.0
Selector Field bit S0
N/A
IEEE 802.3 defined.
Always 1.
CW
0
相關(guān)PDF資料
PDF描述
VE-JNN-MY-F2 CONVERTER MOD DC/DC 18.5V 50W
ADCMP606BKSZ-R2 IC COMP TTL/CMOS 1CHAN SC70-6
VE-JNM-MY-F4 CONVERTER MOD DC/DC 10V 50W
MAX976EUA+ IC COMPARATOR DUAL 8-UMAX
ISL98003INZ-110 IC AFE 3CH 8BIT 110MHZ 80EPTQFP
相關(guān)代理商/技術(shù)參數(shù)
參數(shù)描述
ICS1893AFLFT 功能描述:PHYCEIVER LOW PWR 3.3V 48-SSOP RoHS:是 類別:集成電路 (IC) >> 接口 - 驅(qū)動器,接收器,收發(fā)器 系列:PHYceiver™ 標(biāo)準(zhǔn)包裝:250 系列:- 類型:收發(fā)器 驅(qū)動器/接收器數(shù):2/2 規(guī)程:RS232 電源電壓:3 V ~ 5.5 V 安裝類型:表面貼裝 封裝/外殼:16-TSSOP(0.173",4.40mm 寬) 供應(yīng)商設(shè)備封裝:16-TSSOP 包裝:帶卷 (TR)
ICS1893AFT 功能描述:PHYCEIVER LOW PWR 3.3V 48-SSOP RoHS:否 類別:集成電路 (IC) >> 接口 - 驅(qū)動器,接收器,收發(fā)器 系列:PHYceiver™ 標(biāo)準(zhǔn)包裝:1,000 系列:- 類型:收發(fā)器 驅(qū)動器/接收器數(shù):2/2 規(guī)程:RS232 電源電壓:3 V ~ 5.5 V 安裝類型:表面貼裝 封裝/外殼:16-SOIC(0.295",7.50mm 寬) 供應(yīng)商設(shè)備封裝:16-SOIC 包裝:帶卷 (TR)
ICS1893AG 制造商:ICS 制造商全稱:ICS 功能描述:3.3 V 10Base-T/100Base-TX Integrated PHYceiver-TM
ICS1893AGI 制造商:ICS 制造商全稱:ICS 功能描述:3.3 V 10Base-T/100Base-TX Integrated PHYceiver-TM
ICS1893AGILF 制造商:ICS 制造商全稱:ICS 功能描述:3.3 V 10Base-T/100Base-TX Integrated PHYceiver-TM