參數(shù)資料
型號: EVAL-ADUC7121QSPZ
廠商: Analog Devices Inc
文件頁數(shù): 75/96頁
文件大?。?/td> 0K
描述: BOARD EVALUATION FOR ADUC7121
設(shè)計資源: ADUC7121 Gerber Files
ADUC7121 Schematic
標(biāo)準(zhǔn)包裝: 1
系列: MicroConverter® ADuC7xxx
類型: MCU
適用于相關(guān)產(chǎn)品: ADUC7121
所含物品: 板,CD
Data Sheet
ADuC7121
Rev. B | Page 77 of 96
PLACLK Register
PLACLK is the clock selection for the flip-flops of Block 0 and
Block 1. The maximum frequency when using the GPIO pins as
the clock input for the PLA blocks is 41.78 MHz.
Name:
PLACLK
Address:
0xFFFF0B40
Default value: 0x00
Access:
Read and write
Table 105. PLACLK MMR Bit Descriptions
Bit
Value
Description
7
Reserved.
6:4
Block 1 clock source selection.
000
GPIO clock on P0.5 of the P0.5/CS/PLAI[10]/
ADCCONVST pin.
001
GPIO clock on P0.0 of the P0.0/SCL0/PLAI[5] pin.
010
GPIO clock on the P0.7 of the P0.7/TRST/PLAI[3] pin.
011
HCLK (core clock).
100
OCLK (32.768 kHz external crystal).
101
Timer1 overflow.
Other
Reserved.
3
Reserved.
2:0
Block 0 clock source selection.
000
GPIO clock on P0.5. on P0.5 of the P0.5/CS/
PLAI[10]/ADCCONVST pin.
001
GPIO clock on P0.0 of the P0.0/SCL0/PLAI[5] pin.
010
GPIO clock on P0.7 of the P0.7/TRST/PLAI[3] pin.
011
HCLK (core clock).
100
OCLK (32.768 kHz external crystal).
101
Timer1 overflow.
Other
Reserved.
PLAIRQ Register
PLAIRQ enables IRQ0 and/or IRQ1 and selects the source
of the normal interrupt request IRQ (IRQ).
Name:
PLAIRQ
Address:
0xFFFF0B44
Default value: 0x0000
Access:
Read and write
Table 106. PLAIRQ MMR Bit Descriptions
Bit
Value
Description
15:13
Reserved.
12
PLA IRQ1 enable bit.
Set by the user to enable IRQ1 output from
the PLA.
Cleared by the user to disable IRQ1 output
from the PLA.
Bit
Value
Description
11:8
PLA IRQ1 source.
0000
PLA Element 0.
0001
PLA Element 1.
1111
PLA Element 15.
7:5
Reserved.
4
PLA IRQ0 enable bit.
Set by the user to enable IRQ0 output from
the PLA.
Cleared by the user to disable IRQ0 output
from the PLA.
3:0
PLA IRQ0 source.
0000
PLA Element 0.
0001
PLA Element 1.
1111
PLA Element 15.
PLAADC Register
PLAADC is the PLA source for the ADC start conversion signal.
Name:
PLAADC
Address:
0xFFFF0B48
Default value: 0x00000000
Access:
Read and write
Table 107. PLAADC MMR Bit Descriptions
Bit
Value
Description
31:5
Reserved.
4
ADC start conversion enable bit.
Set by the user to enable an ADC start
conversion from the PLA.
Cleared by the user to disable an ADC start
conversion from the PLA.
3:0
ADC start conversion source.
0000
PLA Element 0.
0001
PLA Element 1.
1111
PLA Element 15.
PLADIN Register
PLADIN is a data input MMR for PLA.
Name:
PLADIN
Address:
0xFFFF0B4C
Default value: 0x00000000
Access:
Read and write
Table 108. PLADIN MMR Bit Descriptions
Bit
Description
31:16
Reserved.
15:0
Input bit from Element 15 to Element 0.
相關(guān)PDF資料
PDF描述
EVAL-ADUC7126QSPZ BOARD EVALUATION FOR ADUC7126
REC5-243.3SRWZ/H4/A CONV DC/DC 5W 9-36VIN 3.3VOUT
EVAL-ADUC7023QSPZ KIT DEV FOR ADUC7023 QUICK START
RPS-1K-6-250/2.0-9 HEAT SHRINK SLEEVE
ECM30DCWH CONN EDGECARD 60POS DIP .156 SLD
相關(guān)代理商/技術(shù)參數(shù)
參數(shù)描述
EVALADUC7121QSPZU1 制造商:Analog Devices 功能描述:QUICK START DEVELOPMENT SYSTEM - Boxed Product (Development Kits)
EVAL-ADUC7122QSPZ 功能描述:BOARD EVALUATION FOR ADUC7122 RoHS:是 類別:編程器,開發(fā)系統(tǒng) >> 通用嵌入式開發(fā)板和套件(MCU、DSP、FPGA、CPLD等) 系列:MicroConverter® ADuC7xxx 標(biāo)準(zhǔn)包裝:1 系列:PICDEM™ 類型:MCU 適用于相關(guān)產(chǎn)品:PIC10F206,PIC16F690,PIC16F819 所含物品:板,線纜,元件,CD,PICkit 編程器 產(chǎn)品目錄頁面:659 (CN2011-ZH PDF)
EVAL-ADUC7124QSPZ 功能描述:BOARD EVALUATION FOR ADUC7124 RoHS:是 類別:編程器,開發(fā)系統(tǒng) >> 通用嵌入式開發(fā)板和套件(MCU、DSP、FPGA、CPLD等) 系列:MicroConverter® ADuC7xxx 標(biāo)準(zhǔn)包裝:1 系列:PICDEM™ 類型:MCU 適用于相關(guān)產(chǎn)品:PIC10F206,PIC16F690,PIC16F819 所含物品:板,線纜,元件,CD,PICkit 編程器 產(chǎn)品目錄頁面:659 (CN2011-ZH PDF)
EVAL-ADUC7126QSPZ 功能描述:BOARD EVALUATION FOR ADUC7126 RoHS:是 類別:編程器,開發(fā)系統(tǒng) >> 通用嵌入式開發(fā)板和套件(MCU、DSP、FPGA、CPLD等) 系列:MicroConverter® ADuC7xxx 標(biāo)準(zhǔn)包裝:1 系列:PICDEM™ 類型:MCU 適用于相關(guān)產(chǎn)品:PIC10F206,PIC16F690,PIC16F819 所含物品:板,線纜,元件,CD,PICkit 編程器 產(chǎn)品目錄頁面:659 (CN2011-ZH PDF)
EVAL-ADUC7128QSPZ 功能描述:KIT DEV FOR ADUC7128 RoHS:是 類別:編程器,開發(fā)系統(tǒng) >> 通用嵌入式開發(fā)板和套件(MCU、DSP、FPGA、CPLD等) 系列:QuickStart™ PLUS 套件 產(chǎn)品培訓(xùn)模塊:Blackfin® Processor Core Architecture Overview Blackfin® Device Drivers Blackfin® Optimizations for Performance and Power Consumption Blackfin® System Services 特色產(chǎn)品:Blackfin? BF50x Series Processors 標(biāo)準(zhǔn)包裝:1 系列:Blackfin® 類型:DSP 適用于相關(guān)產(chǎn)品:ADSP-BF548 所含物品:板,軟件,4x4 鍵盤,光學(xué)撥輪,QVGA 觸摸屏 LCD 和 40G 硬盤 配用:ADZS-BFBLUET-EZEXT-ND - EZ-EXTENDER DAUGHTERBOARDADZS-BFLLCD-EZEXT-ND - BOARD EXT LANDSCAP LCD INTERFACE 相關(guān)產(chǎn)品:ADSP-BF542BBCZ-4A-ND - IC DSP 16BIT 400MHZ 400CSBGAADSP-BF544MBBCZ-5M-ND - IC DSP 16BIT 533MHZ MDDR 400CBGAADSP-BF542MBBCZ-5M-ND - IC DSP 16BIT 533MHZ MDDR 400CBGAADSP-BF542KBCZ-6A-ND - IC DSP 16BIT 600MHZ 400CSBGAADSP-BF547MBBCZ-5M-ND - IC DSP 16BIT 533MHZ MDDR 400CBGAADSP-BF548BBCZ-5A-ND - IC DSP 16BIT 533MHZ 400CSBGAADSP-BF547BBCZ-5A-ND - IC DSP 16BIT 533MHZ 400CSBGAADSP-BF544BBCZ-5A-ND - IC DSP 16BIT 533MHZ 400CSBGAADSP-BF542BBCZ-5A-ND - IC DSP 16BIT 533MHZ 400CSBGA