參數(shù)資料
型號: DSPB56362AG120
廠商: Freescale Semiconductor
文件頁數(shù): 79/152頁
文件大?。?/td> 0K
描述: IC DSP 24BIT AUD 120MHZ 144-LQFP
標(biāo)準(zhǔn)包裝: 60
系列: DSP56K/Symphony
類型: 音頻處理器
接口: 主機(jī)接口,I²C,SAI,SPI
時鐘速率: 120MHz
非易失內(nèi)存: ROM(126 kB)
芯片上RAM: 42kB
電壓 - 輸入/輸出: 3.30V
電壓 - 核心: 3.30V
工作溫度: -40°C ~ 85°C
安裝類型: 表面貼裝
封裝/外殼: 144-LQFP
供應(yīng)商設(shè)備封裝: 144-LQFP(20x20)
包裝: 托盤
Phase Lock Loop (PLL) Characteristics
DSP56362 Technical Data, Rev. 4
3-6
Freescale Semiconductor
3.8
Phase Lock Loop (PLL) Characteristics
6
CLKOUT rising edge from EXTAL rising edge with PLL
enabled (MF = 1, PDF = 1, Ef > 15 MHz)4, 5
CLKOUT falling edge from EXTAL rising edge with PLL
enabled (MF = 2 or 4, PDF = 1, Ef > 15 MHz)4, 5
CLKOUT falling edge from EXTAL falling edge with PLL
enabled (MF
≤ 4, PDF ≠ 1, Ef / PDF > 15 MHz)4, 5
0.0 ns
1.8 ns
7
Instruction cycle time = ICYC = TC
6
See
Table 3-5 (46.7%–53.3% duty cycle)
With PLL disabled
With PLL enabled
ICYC
0.00 ns
8.53
s
8.53
s
1 Measured at 50% of the input transition.
2 The maximum value for PLL enabled is given for minimum V
CO and maximum MF.
3 The indicated duty cycle is for the specified maximum frequency for which a part is rated. The minimum clock high or low
time required for correction operation, however, remains the same at lower operating frequencies; therefore, when a lower
clock frequency is used, the signal symmetry may vary from the specified duty cycle as long as the minimum high time and
low time requirements are met.
4 Periodically sampled and not 100% tested.
5 The skew is not guaranteed for any other MF value.
6 The maximum value for PLL enabled is given for minimum V
CO and maximum DF.
Table 3-6 PLL Characteristics
Characteristics
100 MHz
Unit
Min
Max
VCO frequency when PLL enabled (MF × Ef × 2/PDF)
30
200
MHz
PLL external capacitor (PCAP pin to VCCP) (CPCAP)
1
@ MF
≤ 4
@ MF > 4
1 CPCAP is the value of the PLL capacitor (connected between the PCAP pin and VCCP). The recommended value in pF for
CPCAP can be computed from one of the following equations:
(680
× MF) – 120, for MF ≤ 4, or
1100
× MF, for MF > 4
(MF
× 580) 100
MF
× 830
(MF
× 780) 140
MF
× 1470
pF
Note:
Table 3-5 Clock Operation (continued) 100 and 120 MHz Values
No.
Characteristics
Symbol
100 MHz
120 MHz
Min
Max
Min
Max
相關(guān)PDF資料
PDF描述
DSPB56364AF100 IC DSP 24BIT AUD 100MHZ 100-LQFP
DSPB56366AG120 IC DSP 24BIT AUD 120MHZ 144-LQFP
DSPB56367AG150 IC DSP 24BIT 150MHZ 144-LQFP
DSPB56371AF180 IC DSP 24BIT 180MHZ 80-LQFP
DSPB56374AEC IC DSP 24BIT 150MHZ 52-LQFP
相關(guān)代理商/技術(shù)參數(shù)
參數(shù)描述
DSPB56362AG120 制造商:Freescale Semiconductor 功能描述:Digital Signal Processor IC DSP Type:Cor
DSPB56362PV100 制造商:Rochester Electronics LLC 功能描述:DIGITAL AUDIO DSP - Bulk
DSPB56362PV120 制造商:Rochester Electronics LLC 功能描述:DIGITAL AUDIO DSP - Bulk
DSPB56364AF100 功能描述:數(shù)字信號處理器和控制器 - DSP, DSC DSP56364 RoHS:否 制造商:Microchip Technology 核心:dsPIC 數(shù)據(jù)總線寬度:16 bit 程序存儲器大小:16 KB 數(shù)據(jù) RAM 大小:2 KB 最大時鐘頻率:40 MHz 可編程輸入/輸出端數(shù)量:35 定時器數(shù)量:3 設(shè)備每秒兆指令數(shù):50 MIPs 工作電源電壓:3.3 V 最大工作溫度:+ 85 C 封裝 / 箱體:TQFP-44 安裝風(fēng)格:SMD/SMT
DSPB56364FU100 制造商:Rochester Electronics LLC 功能描述:24 BIT AUDIO DSP - Bulk 制造商:Motorola Inc 功能描述: 制造商:MOTOROLA 功能描述: