
W83977EF/ CTF
PRELIMINARY
Publication Release Date: March 1999
-124 -
Revision A1
Bit 2: COMIRQEN.
= 0 disable the generation of an SMI#/SCI# interrupt due to common IRQ function's IRQ.
= 1 enable the generation of an SMI#/SCI# interrupt due to common IRQ function's IRQ.
Bit 1: GP11IRQEN.
= 0 disable the generation of an SMI#/SCI# interrupt due to GP11 interrupt steering's IRQ.
= 1 enable the generation of an SMI#/SCI# interrupt due to GP11 interrupt steering's IRQ.
Bit 0: GP10IRQEN.
= 0 disable the generation of an SMI#/SCI# interrupt due to GP10 interrupt steering's IRQ.
= 1 enable the generation of an SMI#/SCI# interrupt due to GP10 interrupt steering's IRQ.
CRF9 (Default 0x00)
Bit 7 - 3: Reserved. Return zero when read.
Bit 2: SCI_EN: Select the power management events to be either an SCI# OR SMII# interrupt for
the IRQ events. Note that: this bit is valid only when SMISCI_OE = 1.
= 0 the power management events will generate an SMI# event.
= 1 the power management events will generate an SCI# event.
Bit 1: FSLEEP: This bit selects the fast expiry time of individual devices
= 0 1 second.
= 1 8 milli-seconds.
Bit 0: SMISCI_OE: This is the SMI# and SCI# enable bit.
= 0 neither SMI# nor SCI# will be generated. Only the IRQ status bit is set.
= 1 an SMI# or SCI# event will be generated.
CRFE, FF (Default 0x00)
Reserved for Winbond test.