參數(shù)資料
型號: S5935QF
廠商: APPLIEDMICRO INC
元件分類: 總線控制器
英文描述: PCI 5V Bus Master/Target Device 32-bit
中文描述: PCI BUS CONTROLLER, PQFP160
封裝: PLASTIC, QFP-160
文件頁數(shù): 63/190頁
文件大小: 748K
代理商: S5935QF
第1頁第2頁第3頁第4頁第5頁第6頁第7頁第8頁第9頁第10頁第11頁第12頁第13頁第14頁第15頁第16頁第17頁第18頁第19頁第20頁第21頁第22頁第23頁第24頁第25頁第26頁第27頁第28頁第29頁第30頁第31頁第32頁第33頁第34頁第35頁第36頁第37頁第38頁第39頁第40頁第41頁第42頁第43頁第44頁第45頁第46頁第47頁第48頁第49頁第50頁第51頁第52頁第53頁第54頁第55頁第56頁第57頁第58頁第59頁第60頁第61頁第62頁當前第63頁第64頁第65頁第66頁第67頁第68頁第69頁第70頁第71頁第72頁第73頁第74頁第75頁第76頁第77頁第78頁第79頁第80頁第81頁第82頁第83頁第84頁第85頁第86頁第87頁第88頁第89頁第90頁第91頁第92頁第93頁第94頁第95頁第96頁第97頁第98頁第99頁第100頁第101頁第102頁第103頁第104頁第105頁第106頁第107頁第108頁第109頁第110頁第111頁第112頁第113頁第114頁第115頁第116頁第117頁第118頁第119頁第120頁第121頁第122頁第123頁第124頁第125頁第126頁第127頁第128頁第129頁第130頁第131頁第132頁第133頁第134頁第135頁第136頁第137頁第138頁第139頁第140頁第141頁第142頁第143頁第144頁第145頁第146頁第147頁第148頁第149頁第150頁第151頁第152頁第153頁第154頁第155頁第156頁第157頁第158頁第159頁第160頁第161頁第162頁第163頁第164頁第165頁第166頁第167頁第168頁第169頁第170頁第171頁第172頁第173頁第174頁第175頁第176頁第177頁第178頁第179頁第180頁第181頁第182頁第183頁第184頁第185頁第186頁第187頁第188頁第189頁第190頁
4-55
PCI BUS OPERATION REGISTERS
S5935
Table 3. Interrupt Control/Status Register
Bit
Description
31:24
FIFO and Endian Control.
23
Interrupt asserted. This read only status bit indicates that one or more of the four possible interrupt
conditions is present. This bit is nothing more than the ORing of the interrupt conditions described
by bits 19 through 16 of this register.
22
Reserved. Always zero.
21
Target Abort. This bit signifies that an interrupt has been generated due to the S5935 encountering
a target abort during a PCI bus cycle while the S5935 was the current bus master. This bit operates
as read or write one clear. A write to this bit with the data of “one” will cause this bit to be reset, a write
to this bit with the data of “zero” will not change the state of this bit.
20
Master Abort. This bit signifies that an interrupt has been generated due to the S5935 encountering
a Master Abort on the PCI bus. A master abort occurs when there is no target response to a PCI bus
cycle. This bit operates as read or write one clear. A write to this bit with the data of “one” will cause
this bit be reset, a write to this bit with the data of “zero” will not change the state of this bit.
19
Read Transfer Complete. This bit signifies that an interrupt has been generated due to the completion
of a PCI bus master operation involving the transfer of data from the PCI bus to the Add-On. This
interrupt will occur when the Master Read Transfer Count register reaches zero. This bit operates as
read or write one clear. A write to this bit with the data of “one” will cause this bit to be reset; a write
to this bit with the data of “zero” will not change the state of this bit.
18
Write Transfer Complete. This bit signifies that an interrupt has been generated due to the completion
of a PCI bus master operation involving the transfer of data to the PCI bus from the Add-On. This
interrupt will occur when the Master Write Transfer Count register reaches zero. This bit operates as
read or write one clear. A write to this bit with the data of “one” will cause this bit to be reset; a write
to this bit with the data of “zero” will not change the state of this bit.
17
Incoming Mailbox Interrupt. This bit is set when the mailbox selected by bits 12 through 8 of this
register are written by the Add-On interface. This bit operates as read or write one clear. A write to
this bit with the data of “one” will cause this bit to be reset; a write to this bit with the data as “zero”
will not change the state of this bit.
16
Outgoing Mailbox Interrupt. This bit is set when the mailbox selected by bits 4 through 0 of this register
is read by the Add-On interface. This bit operates as read or write one clear. A write to this bit with
the data of “one” will cause this bit to be reset; a write to this bit with the data of “zero” will not change
the state of this bit.
15
Interrupt on Read Transfer Complete. This bit enables the occurrence of an interrupt when the read
transfer count reaches zero. This bit is read/write.
14
Interrupt on Write Transfer Complete. This bit enables the occurrence of an interrupt when the write
transfer count reaches zero. This bit is read/write.
13
Reserved. Always zero.
12
Enable incoming mailbox interrupt. This bit allows a write from the incoming mailbox register identified
by bits 11 through 8 to produce a PCI interface interrupt. This bit is read/write.
11:10
Incoming Mailbox Interrupt Select. This field selects which of the four incoming mailboxes is to be
the source for causing an incoming mailbox interrupt. [00]b selects mailbox 1, [01]b selects mailbox
2, [10]b selects mailbox 3 and [11]b selects mailbox 4. This field is read/write.
相關PDF資料
PDF描述
S5990-01 POSITION SENSITIVE DETECTOR
S5629-01 POSITION SENSITIVE DETECTOR
S5629-02 POSITION SENSITIVE DETECTOR
S5991-01 POSITION SENSITIVE DETECTOR
S5629 POSITION SENSITIVE DETECTOR
相關代理商/技術參數(shù)
參數(shù)描述
S5935QRC 制造商:AppliedMicro 功能描述:PCI Master Device 160-Pin PQFP
S5935TF 制造商:AMCC 制造商全稱:Applied Micro Circuits Corporation 功能描述:PCI 5V Bus Master/Target Device 32-bit
S5935TFC 制造商:AMCC 制造商全稱:Applied Micro Circuits Corporation 功能描述:PCI Product
S593T 制造商:VISHAY 制造商全稱:Vishay Siliconix 功能描述:MOSMIC for TV-Tuner Prestage with 5 V Supply Voltage
S593T_08 制造商:VISHAY 制造商全稱:Vishay Siliconix 功能描述:MOSMIC? for TV-Tuner Prestage with 5 V Supply Voltage