參數(shù)資料
型號(hào): AS4C4M4FOQ
廠商: Alliance Semiconductor Corporation
英文描述: 5V 4M×4 CMOS QuadCAS DRAM (Fast Page Mode)(5V 4M×4 CMOS QuadCAS 動(dòng)態(tài)RAM(快速頁(yè)面模式))
中文描述: 5V的4米× 4的CMOS QuadCAS的DRAM(快速頁(yè)面模式)(5V的4米× 4的CMOS QuadCAS動(dòng)態(tài)隨機(jī)存儲(chǔ)器(快速頁(yè)面模式))
文件頁(yè)數(shù): 8/16頁(yè)
文件大?。?/td> 364K
代理商: AS4C4M4FOQ
)24
$6
7
&
7
0
7
$6
7
&
7
0
7
)
4
4
$GYDQFH
#
LQIRUPDWLRQ
;
#
$//,$1&(
#
6(0,&21'8&725
','
#440633370
$
1#4257233
1RWHV
1
I
CC1
, I
CC3
, I
CC4
, and I
CC6
are dependent on frequency.
2
I
CC1
and I
CC4
depend on output loading. Specified values are obtained with the output open.
3
An initial pause of 200 μs is required after power-up followed by any RAS cycles before proper device operation is achieved. In the case of an internal
refresh counter, a minimum of 8 CAS-before-RAS initialization cycles instead of 8 RAS cycles are required. 8 initialization cycles are required after
extended periods of bias without clocks (greater than 8 ms).
4
(max)
V
CC
.
5
V
IH
(min) and V
IL
(max) are reference levels for measuring timing of input signals. Transition times are measured between V
IH
and V
IL
.
6
Operation within the t
RCD
(max) limit insures that t
RAC
(max) can be met. t
RCD
(max) is specified as a reference point ony. If t
RCD
is greater than the
specified t
RCD
(max) limit, then access time is controlled exclusively by t
CAC
.
7
Operation within the t
RAD
(max) limit insures that t
RAC
(max) can be met. t
RAD
(max) is specified as a reference point ony. If t
RAD
is greater than the
specified t
RAD
(max) limit, then access time is controlled exclusively by t
AA
.
8
Assumes three state test load (5 pF and a 380
Thevenin equivalent).
9
Either t
RCH
or t
RR
must be satisfied for a read cycle.
10 t
OFF
(max) defines the time at which the output achieves the open circuit condition; it is not referenced to output voltage levels. t
OFF
is referenced from
rising edge of RAS or CAS, whichever occurs last.
11 t
WCS
, t
WCH
, t
RWD
, t
CWD
and t
AWD
are not restrictive operating parameters. They are included in the datasheet as electrical characteristics only.
If t
WS
t
WS
(min) and t
WH
t
WH
(min), the cycle is an early write cycle and data out pins will remain open circuit, high impedance, throughout the
cycle. If t
RWD
t
RWD
(min), t
CWD
t
CWD
(min) and t
AWD
t
AWD
(min), the cycle is a read-write cycle and the data out will contain data read from the
selected cell. If neither of the above conditions is satisfied, the condition of the data out at access time is indeterminate.
12 These parameters are referenced to CAS leading edge in early write cycles and to WE leading edge in read-write cycles.
13 Access time is determined by the longest of t
CAA
or t
CAC
or t
CPA
14 t
ASC
t
CP
to achieve t
PC
(min) and t
CPA
(max) values.
15 These parameters are sampled and not 100% tested.
16 These characteristics apply to 4C4M4FOQ 5V devices.
17 These characteristics apply to AS4C4M4F1Q 5V devices.
AC Characteristics assume t
T
= 2 ns. All AC parameters are measured with a load equivalent to two TTL loads and 100 pF, V
IL
(min)
GND and V
IH
$&
#
WHVW
#
FRQGLWLRQV
- Access times are measured with output reference levels of V
OH
=
2.4V and V
OL
= 0.4V,
V
IH
= 2.4V and V
IL
= 0.8V
- Input rise and fall times: 2 ns
.H\
#
WR
#
VZLWFKLQJ
#
ZDYHIRUPV
Rising input
100 pF*
R2 = 295
R1 = 828
D
out
GND
+5V
Figure A: Equivalent output load
(AS4C4M4F0/AS4C4M4F1)
*including scope
and jig capacitance
*including scope
and jig capacitance
50 pF*
R2 = 295
R1 = 828
D
out
GND
+3.3V
Figure B: Equivalent output load
(AS4C4M4F0/AS4C4M4F1)
Undefined output/don’t care
Falling input
相關(guān)PDF資料
PDF描述
AS4LC1M16E5 3V 1M×16 CMOS DRAM (EDO)(3V 1M×16 CMOS動(dòng)態(tài)RAM(擴(kuò)展數(shù)據(jù)總線))
AS4LC1M16S1 3.3V 1M × 16 CMOS Synchronous DRAM(3.3V 1M × 16 CMOS同步動(dòng)態(tài)RAM)
AS4LC256K16EO 3.3V 256K×16 CMOS DRAM (EDO)(3.3V 256K×16 CMOS動(dòng)態(tài)RAM(擴(kuò)展數(shù)據(jù)總線))
AS4LC4M16S0 3.3V 4M × 16 CMOS Synchronous DRAM(3.3V 4M × 16 CMOS同步動(dòng)態(tài)RAM)
AS4LC4M16S0-75TC 3.3V 4Mx16 and 8Mx8 CMOS synchronous DRAM
相關(guān)代理商/技術(shù)參數(shù)
參數(shù)描述
AS4C512M16D3L-12BCN 功能描述:IC SDRAM DDR3 512MX16 96FBGA COM 制造商:alliance memory, inc. 系列:- 包裝:托盤(pán) 零件狀態(tài):有效 格式 - 存儲(chǔ)器:RAM 存儲(chǔ)器類型:DDR3L SDRAM 存儲(chǔ)容量:8G(512M x 16) 速度:800MHz 接口:并聯(lián) 電壓 - 電源:1.283 V ~ 1.45 V 工作溫度:0°C ~ 95°C(TC) 封裝/外殼:96-TFBGA 供應(yīng)商器件封裝:96-FBGA(14x9) 標(biāo)準(zhǔn)包裝:190
AS4C512M16D3L-12BCNTR 功能描述:IC SDRAM 8GBIT 800MHZ 96BGA 制造商:alliance memory, inc. 系列:- 包裝:帶卷(TR) 零件狀態(tài):在售 存儲(chǔ)器類型:易失 存儲(chǔ)器格式:DRAM 技術(shù):SDRAM - DDR3L 存儲(chǔ)容量:8Gb (512M x 16) 時(shí)鐘頻率:800MHz 寫(xiě)周期時(shí)間 - 字,頁(yè):15ns 訪問(wèn)時(shí)間:13.75ns 存儲(chǔ)器接口:并聯(lián) 電壓 - 電源:1.283 V ~ 1.45 V 工作溫度:0°C ~ 95°C(TC) 安裝類型:表面貼裝 封裝/外殼:96-TFBGA 供應(yīng)商器件封裝:96-FBGA(14x9) 標(biāo)準(zhǔn)包裝:2,000
AS4C512M16D3L-12BIN 功能描述:IC SDRAM DDR3 512MX16 96FBGA IND 制造商:alliance memory, inc. 系列:- 包裝:托盤(pán) 零件狀態(tài):有效 格式 - 存儲(chǔ)器:RAM 存儲(chǔ)器類型:DDR3L SDRAM 存儲(chǔ)容量:8G(512M x 16) 速度:800MHz 接口:并聯(lián) 電壓 - 電源:1.283 V ~ 1.45 V 工作溫度:-40°C ~ 95°C(TC) 封裝/外殼:96-TFBGA 供應(yīng)商器件封裝:96-FBGA(14x9) 標(biāo)準(zhǔn)包裝:190
AS4C512M16D3L-12BINTR 功能描述:IC SDRAM 8GBIT 800MHZ 96BGA 制造商:alliance memory, inc. 系列:- 包裝:帶卷(TR) 零件狀態(tài):在售 存儲(chǔ)器類型:易失 存儲(chǔ)器格式:DRAM 技術(shù):SDRAM - DDR3L 存儲(chǔ)容量:8Gb (512M x 16) 時(shí)鐘頻率:800MHz 寫(xiě)周期時(shí)間 - 字,頁(yè):15ns 訪問(wèn)時(shí)間:13.75ns 存儲(chǔ)器接口:并聯(lián) 電壓 - 電源:1.283 V ~ 1.45 V 工作溫度:-40°C ~ 95°C(TC) 安裝類型:表面貼裝 封裝/外殼:96-TFBGA 供應(yīng)商器件封裝:96-FBGA(14x9) 標(biāo)準(zhǔn)包裝:2,000
AS4C512M32MD3-15BCN 功能描述:SDRAM 制造商:alliance memory, inc. 系列:- 包裝:托盤(pán) 零件狀態(tài):在售 存儲(chǔ)器類型:易失 存儲(chǔ)器格式:DRAM 技術(shù):SDRAM - Mobile LPDDR3 存儲(chǔ)容量:16Gb(512M x 32) 時(shí)鐘頻率:667MHz 寫(xiě)周期時(shí)間 - 字,頁(yè):15ns 存儲(chǔ)器接口:并聯(lián) 電壓 - 電源:1.14 V ~ 1.95 V 工作溫度:-25°C ~ 85°C(TC) 安裝類型:表面貼裝 封裝/外殼:178-VFBGA 供應(yīng)商器件封裝:178-FBGA(11.5x11) 標(biāo)準(zhǔn)包裝:128