參數(shù)資料
型號: W83627SF
英文描述: W83627F plus Smart Card Reader Interface. VID Control. GP I/O?
中文描述: W83627F加上智能卡閱讀器接口。 VID控制。大獎(jiǎng)賽的I / O?
文件頁數(shù): 91/147頁
文件大?。?/td> 1348K
代理商: W83627SF
W83627SF
PRELIMINARY
Publication Release Date: Nov. 2000
Revision 0.60
- 84 -
7.5 HARDWARE GATEA20/KEYBOARD RESET CONTROL LOGIC
The KBC implements a hardware control logic to speed-up GATEA20 and KBRESET. This control logic
is controlled by LD5-CRF0 as follows:
7.5.1 KB Control Register (Logic Device 5, CR-F0)
BIT
7
6
5
4
3
2
1
0
NAME
KCLKS1
KCLKS0
Reserved Reserved Reserved
P92EN
HGA20
HKBRST
KCLKS1, KCLKS0
This 2 bits are for the KBC clock rate selection.
= 0 0
= 0 1
= 1 0
= 1 1
P92EN
(Port 92 Enable)
A "1" on this bit enables Port 92 to control GATEA20 and KBRESET.
A "0" on this bit disables Port 92 functions.
HGA20
(Hardware GATE A20)
A "1" on this bit selects hardware GATEA20 control logic to control GATE A20 signal.
A "0" on this bit disables hardware GATEA20 control logic function.
HKBRST
(Hardware Keyboard Reset)
A "1" on this bit selects hardware KB RESET control logic to control KBRESET signal.
A "0" on this bit disable hardware KB RESET control logic function.
When the KBC receives a data follows a "D1" command, the hardware control logic sets or clears GATE
A20 according to the received data bit 1. Similarly, the hardware control logic sets or clears KBRESET
depending on the received data bit 0. When the KBC receives a "FE" command, the KBRESET is pulse
low for 6
μ
S(Min.) with 14
μ
S(Min.) delay.
GATEA20 and KBRESET are controlled by either the software control or the hardware control logic and
they are mutually exclusive. Then, GATEA20 and KBRESET are merged along with Port92 when
P92EN bit is set.
KBC clock input is 6 Mhz
KBC clock input is 8 Mhz
KBC clock input is 12 Mhz
KBC clock input is 16 Mhz
7.5.2 Port 92 Control Register (Default Value = 0x24)
BIT
7
6
5
4
3
2
1
0
NAME
Res. (0)
Res. (0)
Res. (1)
Res. (0)
Res. (0)
Res. (1)
SGA20
PLKBRST
SGA20
(Special GATE A20 Control)
A "1" on this bit drives GATE A20 signal to high.
A "0" on this bit drives GATE A20 signal to low.
PLKBRST
(Pull-Low KBRESET)
A "1" on this bit causes KBRESET to drive low for 6
μ
S(Min.) with 14
μ
S(Min.) delay. Before issuing
another keyboard reset command, the bit must be cleared.
相關(guān)PDF資料
PDF描述
W83697UF W83697F plus 2 Extra UART (total 4 UART)
W83777F Peripheral IC
W83877AD Peripheral (Multifunction) Controller
W83877AF Peripheral (Multifunction) Controller
W83910F IPMI BMC plus H/W Monitor. UART. 5-sets Master/Slave SMBus. for Server PC Application
相關(guān)代理商/技術(shù)參數(shù)
參數(shù)描述
W83627SF_05 制造商:WINBOND 制造商全稱:Winbond 功能描述:WINBOND I/O
W83627SF-AW 制造商:WINBOND 制造商全稱:Winbond 功能描述:WINBOND I/O
W83627SF-PW 制造商:WINBOND 制造商全稱:Winbond 功能描述:WINBOND I/O
W83627SG-AW 功能描述:IC LPC SUPER I/O 128-PQFP RoHS:是 類別:集成電路 (IC) >> 接口 - 專用 系列:* 標(biāo)準(zhǔn)包裝:3,000 系列:- 應(yīng)用:PDA,便攜式音頻/視頻,智能電話 接口:I²C,2 線串口 電源電壓:1.65 V ~ 3.6 V 封裝/外殼:24-WQFN 裸露焊盤 供應(yīng)商設(shè)備封裝:24-QFN 裸露焊盤(4x4) 包裝:帶卷 (TR) 安裝類型:表面貼裝 產(chǎn)品目錄頁面:1015 (CN2011-ZH PDF) 其它名稱:296-25223-2
W83627THF 制造商:Nuvoton Technology Corp 功能描述:I/O Controller LPC Controller 128-Pin PQFP