參數(shù)資料
型號: SN74LVT8980FK
廠商: Texas Instruments, Inc.
英文描述: EMBEDDED TEST-BUS CONTROLLERS IEEE STD 1149.1 JTAG TAP MASTERS WITH 8-BIT GENERIC HOST INTERFACES
中文描述: 嵌入式測試總線控制器IEEE標(biāo)準1149.1 JTAG接口,8咨詢大師比特通用主機接口
文件頁數(shù): 33/34頁
文件大?。?/td> 495K
代理商: SN74LVT8980FK
SN54LVT8980, SN74LVT8980
EMBEDDED TEST-BUS CONTROLLERS
IEEE STD 1149.1 (JTAG) TAP MASTERS WITH 8-BIT GENERIC HOST INTERFACES
SCBS676C – DECEMBER 1996 – REVISED AUGUST 1997
33
POST OFFICE BOX 655303
DALLAS, TEXAS 75265
considerations for migrating ’LVT8990 “X” die designs to ’LVT8980A
As noted above, device revision ’LVT8980A proposes to fix the two known silicon errata of ’LVT8980. It is
recommended that designs based on the ’LVT8980 “X” die consider and plan for migration to ’LVT8980A.
In the case of all known silicon errata items, the ’LVT8980A device function will be a super set of the actual
function of ’LVT8980 “X” die and will comply with the device descriptions and specifications of this data sheet.
So, with respect to the proposed fixes, ’LVT8980JA can directly replace ’LVT8980 “X” die in existing designs.
However, the ’LVT8980A device revision proposes to make an additional change that does not comply with the
device descriptions and specifications of this data sheet. This additional change is noted here.
item 1 – make TOE pin signal high enabling and rename to TOFF
The ’LVT8980A device revision proposes to modify the polarity of the TOE (active-low test output enable) pin
signal (pin 13 for DW, JT packages) to high enabling and consequently to rename the pin signal to active-low
test off (TOFF).
workaround
For an ’LVT8980 “X” die design, it is recommended that the TOE pin be tied off to ground via a discrete resistor.
Then, to migrate to use of ’LVT8980A device, the design need only be modified to omit the resistor – the internal
resistor at the ’LVT8980A TOFF pin will ensure that it is driven by default to the state required to enable the
device TAP outputs.
相關(guān)PDF資料
PDF描述
SN54LVT8980JT EMBEDDED TEST-BUS CONTROLLERS IEEE STD 1149.1 JTAG TAP MASTERS WITH 8-BIT GENERIC HOST INTERFACES
SN54LVTH16245AWD 3.3-V ABT 16-BIT BUS TRANSCEIVERS WITH 3-STATE OUTPUTS
SN54LVTH16543WD XTAL MTL SMT HC49/USM
SN54LVTH16543 Analog Multiplexers/Demultiplexers with Injection Current Effect Control; Package: PDIP-16; No of Pins: 16; Container: Rail; Qty per Container: 500
SN74LVTH16543DGG 3.3-V ABT 16-BIT REGISTERED TRANSCEIVERS WITH 3-STATE OUTPUTS
相關(guān)代理商/技術(shù)參數(shù)
參數(shù)描述
SN74LVT8986GGV 功能描述:特定功能邏輯 3.3V Link Add Port Multi-Add Tap Trncvr RoHS:否 制造商:Texas Instruments 產(chǎn)品: 系列:SN74ABTH18502A 工作電源電壓:5 V 封裝 / 箱體:LQFP-64 封裝:Tube
SN74LVT8986PM 功能描述:特定功能邏輯 3.3V Link Add Port Multi-Add Tap Trncvr RoHS:否 制造商:Texas Instruments 產(chǎn)品: 系列:SN74ABTH18502A 工作電源電壓:5 V 封裝 / 箱體:LQFP-64 封裝:Tube
SN74LVT8986ZGV 功能描述:特定功能邏輯 Linking Addressable Scan Ports 3.3v RoHS:否 制造商:Texas Instruments 產(chǎn)品: 系列:SN74ABTH18502A 工作電源電壓:5 V 封裝 / 箱體:LQFP-64 封裝:Tube
SN74LVT8996DW 功能描述:特定功能邏輯 3.3V 10-Bit Add Port Multi-Add Tap Trncvr RoHS:否 制造商:Texas Instruments 產(chǎn)品: 系列:SN74ABTH18502A 工作電源電壓:5 V 封裝 / 箱體:LQFP-64 封裝:Tube
SN74LVT8996DWR 功能描述:特定功能邏輯 3.3V 10-Bit Add Port Multi-Add Tap Trncvr RoHS:否 制造商:Texas Instruments 產(chǎn)品: 系列:SN74ABTH18502A 工作電源電壓:5 V 封裝 / 箱體:LQFP-64 封裝:Tube