參數(shù)資料
型號(hào): DS2154
廠商: Maxim Integrated Products, Inc.
英文描述: Enhanced E1 Single Chip Transceiver(改進(jìn)型E1單片收發(fā)器)
中文描述: 增強(qiáng)型E1單芯片收發(fā)器
文件頁(yè)數(shù): 38/71頁(yè)
文件大小: 654K
代理商: DS2154
DS2154
071498 38/71
TCBRs=0). See the Transmit Data Flow diagram in
Section 13 for more details.
7.2
HARDWARE BASED SIGNALING
7.2.1
In the receive side of the hardware based signaling,
there are two operating modes for the signaling buffer;
signaling extraction and signaling re–insertion. Signal-
ing extraction involves pulling the the signaling bits from
the receive data stream and buffering them over a 2 mul-
tiframe buffer and outputing them in a serial PCM fash-
ion on a channel–by–channel basis at the RSIG output
pin. This mode is always enabled. In this mode, the
receive elastic store may be enabled or disabled. If the
receive elastic store is enabled, then the backplane
clock (RSYSCLK) must be 2.048 MHz. The ABCD
signaling bits are output on RSIG in the lower nibble of
each channel. See the timing diagrams in Section 13 for
an example. The RSIG data is updated once a multi-
frame (2 ms) unless a freeze is in effect.
Receive Side
The other hardware based signaling operating mode
called signaling re–insertion can be invoked by setting
the RSRE control bit high (CCR3.3=1). In this mode, the
user will provide a multiframe sync at the RSYNC pin
and the signaling data will be re–aligned in the PCM
data stream provided at the RSER output pin according
to this applied multiframe boundary. In this mode, the
elastic store must be enabled and the backplane clock
(RSYSCLK) must be 2.048 MHz.
The signaling data in the two multiframe buffer will be
frozen in a known good state upon either a loss of syn-
chronization (OOF event), carrier loss, or frame slip. To
allow this freeze action to occur, the RFE control bit
(CCR2.0) should be set high. The user can force a
freeze by setting the RFF control bit (CCR2.1) high.
Setting the RFF bit high causes the same freezing
action as if a loss of synchronization, carrier loss, or slip
has occurred. The RSIGF output pin provides a hard-
ware indication that a freeze is in effect. The RSIGF pin
will go high immediately upon detection of any of the
events that can cause a freeze to occur. The RSIGF pin
will return low 3 ms to 5 ms after the event subsides. The
RSIGF pin action cannot be disabled.
The 2 multiframe buffer provides an approximate 1 mul-
tiframe delay in the signaling bits provided at the RSIG
pin (and at the RSER pin if RSRE=1 via CCR3.3). When
freezing is enabled (RFE=1), the signaling data will be
held in the last known good state until the corrupting
error condition subsides. When the error condition sub-
sides, the signaling data will be held in the old state for
an additional 3 ms to 5 ms before being allowed to be
updated with new signaling data.
7.2.2
Via the THSE control bit (CCR3.2), the DS2154 can be
set up to take the signaling data presented at the TSIG
pin and insert the signaling data into the PCM data
stream that is being input at the TSER pin. The hard-
ware signaling insertion capabilities of the DS2154 are
available whether the transmit side elastic store is
enabled or disabled. If the transmit side elastic store is
enabled, the backplane clock (TSYSCLK) must be
2.048 MHz.
Transmit Side
When hardware signaling insertion is enabled on the
DS2154 (TSRE=1), then the user must enable the
Transmit Channel Blocking Register Function Select
(TCBFS) control bit (CCR3.6=1). This is needed so that
the CAS multiframe alignment word, multiframe remote
alarm, and spare bits can be added to timeslot 16 in
frame 0 of the multiframe. The TS1 register should be
programmed with the proper information. If CCR3.6=1,
then a zero in the TCBRs implies that signaling data is to
be sourced from TSER (or TSIG if CCR3.2=1) and a one
implies that signaling data for that channel is to be
sourced from the Transmit Signaling (TS) registers.
See definition below.
相關(guān)PDF資料
PDF描述
DS2164Q G.726 ADPCM Processor(G.726自適應(yīng)音頻脈沖編碼處理器)
DS2175 T1/CEPT Elastic Store(T1/CEPT 彈性存儲(chǔ)器)
DS2180A T1 Transceiver(T1收發(fā)器)
DS2187 Receive Line Interface(接收線接口)
DS2250T Soft Microcontroller Module(軟件微控制器模塊)
相關(guān)代理商/技術(shù)參數(shù)
參數(shù)描述
DS2154DK 功能描述:KIT DESIGN E1 DS2154 RoHS:否 類別:編程器,開發(fā)系統(tǒng) >> 過時(shí)/停產(chǎn)零件編號(hào) 系列:- 標(biāo)準(zhǔn)包裝:1 系列:- 傳感器類型:CMOS 成像,彩色(RGB) 傳感范圍:WVGA 接口:I²C 靈敏度:60 fps 電源電壓:5.7 V ~ 6.3 V 嵌入式:否 已供物品:成像器板 已用 IC / 零件:KAC-00401 相關(guān)產(chǎn)品:4H2099-ND - SENSOR IMAGE WVGA COLOR 48-PQFP4H2094-ND - SENSOR IMAGE WVGA MONO 48-PQFP
DS2154L 功能描述:網(wǎng)絡(luò)控制器與處理器 IC Enhanced E1 Transceiver RoHS:否 制造商:Micrel 產(chǎn)品:Controller Area Network (CAN) 收發(fā)器數(shù)量: 數(shù)據(jù)速率: 電源電流(最大值):595 mA 最大工作溫度:+ 85 C 安裝風(fēng)格:SMD/SMT 封裝 / 箱體:PBGA-400 封裝:Tray
DS2154L+ 功能描述:網(wǎng)絡(luò)控制器與處理器 IC Enhanced E1 Transceiver RoHS:否 制造商:Micrel 產(chǎn)品:Controller Area Network (CAN) 收發(fā)器數(shù)量: 數(shù)據(jù)速率: 電源電流(最大值):595 mA 最大工作溫度:+ 85 C 安裝風(fēng)格:SMD/SMT 封裝 / 箱體:PBGA-400 封裝:Tray
DS2154LA2 功能描述:網(wǎng)絡(luò)控制器與處理器 IC RoHS:否 制造商:Micrel 產(chǎn)品:Controller Area Network (CAN) 收發(fā)器數(shù)量: 數(shù)據(jù)速率: 電源電流(最大值):595 mA 最大工作溫度:+ 85 C 安裝風(fēng)格:SMD/SMT 封裝 / 箱體:PBGA-400 封裝:Tray
DS2154LA2+ 功能描述:網(wǎng)絡(luò)控制器與處理器 IC Enhanced E1 Transceiver RoHS:否 制造商:Micrel 產(chǎn)品:Controller Area Network (CAN) 收發(fā)器數(shù)量: 數(shù)據(jù)速率: 電源電流(最大值):595 mA 最大工作溫度:+ 85 C 安裝風(fēng)格:SMD/SMT 封裝 / 箱體:PBGA-400 封裝:Tray