參數(shù)資料
型號(hào): CYP15G0402DXB
廠商: Cypress Semiconductor Corp.
英文描述: Quad HOTLink II SERDES(四HOTLink II并行轉(zhuǎn)換器)
中文描述: 二,四的HOTLink SERDES的(四的HOTLink二并行轉(zhuǎn)換器)
文件頁(yè)數(shù): 2/29頁(yè)
文件大?。?/td> 634K
代理商: CYP15G0402DXB
CYP15G0402DXB
CYV15G0402DXB
Document #: 38-02057 Rev. *G
Page 2 of 29
As
CYP(V)15G0402DXB extends the HOTLink family to faster
data rates, while maintaining serial link compatibility (data,
command and BIST) with other HOTLink devices.The transmit
(TX) section of the CYP(V)15G0402DXB Quad HOTLink II
SERDES consists of four ten bit wide channels that accept a
preencoded character on every clock cycle. Transmission
characters are passed from the Transmit Input Register to a
Serializer. The serialized characters are output from a differ-
ential transmission line driver at a bit-rate of 10 or 20 times the
input reference clock.
The receive (RX) section of the CYP(V)15G0402DXB Quad
HOTLink II SERDES consists of four ten bit wide channels.
Each channel accepts a serial bit-stream from a
PECL-compatible differential line receiver and, using a
completely integrated PLL Clock Synchronizer, recovers the
timing information necessary for data reconstruction. Each
recovered bit-stream is deserialized and framed into
characters. Recovered characters are then passed to the
receiver output register, along with a recovered character
clock.
a
second-generation
HOTLink
device,
the
The parallel input interface may be configured for numerous
forms of clocking to provide the high flexibility in system archi-
tecture.
Each transmit and receive channel contains an independent
BIST pattern generator and checker. This BIST hardware
allows at-speed testing of the interface data path.
HOTLink II devices are ideal for a variety of applications where
parallel interfaces can be replaced with high-speed,
point-to-point serial links. Some applications include intercon-
necting backplanes on switches, routers, servers and video
transmission systems.
The CYV15G0402DXB is verified by testing to be compliant to
all the pathological test patterns documented in SMPTE
EG34-1999, for both the SMPTE 259M and 292M signaling
rates. The tests ensure that the receiver recovers data with no
errors for the following patterns:
1. Repetitions of 20 ones and 20 zeros.
2. Single burst of 44 ones or 44 zeros.
3. Repetitions of 19 ones followed by 1 zero or 19 zeros fol-
lowed by 1 one.
CYP(V)15G0402DXB Transceiver Logic Block Diagram
x10
Serializer
Phase
Align
Buffer
x10
Deserializer
TX
RX
x10
Serializer
x10
Framer
Deserializer
TX
RX
x10
Serializer
x10
Framer
Deserializer
TX
RX
x10
Serializer
x10
Framer
Deserializer
TX
RX
T
R
T
R
T
R
T
R
O
A
±
I
±
O
±
I
±
O
±
I
±
O
±
I
±
Phase
Align
Buffer
Phase
Align
Buffer
Phase
Align
Buffer
Framer
相關(guān)PDF資料
PDF描述
CYV15G0402DXB Quad HOTLink II SERDES(四HOTLink II并行轉(zhuǎn)換器)
CYP15G0403DXB Independent Clock Quad HOTLink II Transceiver(獨(dú)立時(shí)鐘,四熱連接II收發(fā)器)
CYV15G0403DXB Independent Clock Quad HOTLink II Transceiver(獨(dú)立時(shí)鐘,四熱連接II收發(fā)器)
CYW15G0403DXB Independent Clock Quad HOTLink II Transceiver(獨(dú)立時(shí)鐘,四熱連接II收發(fā)器)
CYRF69103 Programmable Radio on Chip Low Power
相關(guān)代理商/技術(shù)參數(shù)
參數(shù)描述
CYP15G0402DXB-BGC 功能描述:電信線路管理 IC Quad Channel SERDES COM RoHS:否 制造商:STMicroelectronics 產(chǎn)品:PHY 接口類型:UART 電源電壓-最大:18 V 電源電壓-最小:8 V 電源電流:30 mA 最大工作溫度:+ 85 C 最小工作溫度:- 40 C 安裝風(fēng)格:SMD/SMT 封裝 / 箱體:VFQFPN-48 封裝:Tray
CYP15G0402DXB-BGI 制造商:Cypress Semiconductor 功能描述:
CYP15G0402DXB-BGXC 功能描述:電信線路管理 IC Quad Ch HOTLink II GbE 1XFC SERDES RoHS:否 制造商:STMicroelectronics 產(chǎn)品:PHY 接口類型:UART 電源電壓-最大:18 V 電源電壓-最小:8 V 電源電流:30 mA 最大工作溫度:+ 85 C 最小工作溫度:- 40 C 安裝風(fēng)格:SMD/SMT 封裝 / 箱體:VFQFPN-48 封裝:Tray
CYP15G0402DXB-BGXI 制造商:CYPRESS 制造商全稱:Cypress Semiconductor 功能描述:Quad HOTLink II⑩ SERDES
CYP15G0402DX-BGC 制造商:CYPRESS 制造商全稱:Cypress Semiconductor 功能描述:Quad HOTLinkII SERDES