參數(shù)資料
型號: AD9549ABCPZ
廠商: Analog Devices Inc
文件頁數(shù): 62/76頁
文件大?。?/td> 0K
描述: IC CLOCK GEN/SYNCHRONIZR 64LFCSP
產(chǎn)品變化通告: AD9549A Mask Change 22/Oct/2010
標(biāo)準(zhǔn)包裝: 1
類型: 時鐘/頻率發(fā)生器,同步器
PLL:
主要目的: 以太網(wǎng),SONET/SDH,Stratum
輸入: CMOS,LVDS,LVPECL
輸出: CMOS,HSTL
電路數(shù): 1
比率 - 輸入:輸出: 2:2
差分 - 輸入:輸出: 是/是
頻率 - 最大: 750MHz
電源電壓: 1.71 V ~ 3.465 V
工作溫度: -40°C ~ 85°C
安裝類型: 表面貼裝
封裝/外殼: 64-VFQFN 裸露焊盤,CSP
供應(yīng)商設(shè)備封裝: 64-LFCSP-VQ(9x9)
包裝: 托盤
產(chǎn)品目錄頁面: 776 (CN2011-ZH PDF)
AD9549
Rev. D | Page 65 of 76
Register 0x0305—IRQ Mask (Continued)
Table 77.
Bits
Bit Name
Description
4
Frequency estimator done
Trigger IRQ when the frequency estimator is done.
3
Phase unlock
Trigger IRQ on falling edge of phase lock signal.
2
Phase lock
Trigger IRQ on rising edge of phase lock signal.
1
Frequency unlock
Trigger IRQ on falling edge of frequency lock signal.
0
Frequency lock
Trigger IRQ on rising edge of frequency lock signal.
Register 0x0306—IRQ Mask (Continued)
Table 78.
Bits
Bit Name
Description
[7:6]
Reserved
Reserved.
5
REFA valid
Trigger IRQ on rising edge of Reference A’s valid.
4
!REFA valid
Trigger IRQ on falling edge of Reference A’s valid.
3
REFA LOR
Trigger IRQ on rising edge of Reference A’s LOR.
2
!REFA LOR
Trigger IRQ on falling edge of Reference A’s LOR.
1
REFA OOL
Trigger IRQ on rising edge of Reference A’s OOL.
0
!REFA OOL
Trigger IRQ on falling edge of Reference A’s OOL.
Register 0x0307—IRQ Mask (Continued)
Table 79.
Bits
Bit Name
Description
[7:6]
Reserved
Reserved.
5
REFB valid
Trigger IRQ on rising edge of Reference B’s valid.
4
!REFB valid
Trigger IRQ on falling edge of Reference B’s valid.
3
REFB LOR
Trigger IRQ on rising edge of Reference B’s LOR.
2
!REFB LOR
Trigger IRQ on falling edge of Reference B’s LOR.
1
REFB OOL
Trigger IRQ on rising edge of Reference B’s OOL.
0
!REFB OOL
Trigger IRQ on falling edge of Reference B’s OOL.
Register0x0308—S1 Pin Configuration
See the Status and Warnings section. The choice of input for a given pin must be all REFA or all REFB and not a combination of both.
Table 80.
Bits
Bit Name
Description
7
REF?
Choose either REFA (0) or REFB (1) for use with Bits [4:6].
6
REF? LOR
Select either REFA (0) or REFB (1) LOR signal for output on this pin.
5
REF? OOL
Select either REFA (0) or REFB (1) OOL signal for output on this pin.
4
REF? not valid
Select either REFA (0) or REFB (1). Not Valid signal for output on this pin.
3
Phase lock
Select phase lock signal for output on this pin.
2
Frequency lock
Select frequency lock signal for output on this pin.
1
Reserved
Reserved.
0
IRQ
Select IRQ signal for output on this pin.
Register 0x0309—S2 Pin Configuration
Same as Register 0x0308, except applies to Pin S2. See Table 80.
Register 0x030A—S3 Pin Configuration
Same as Register 0x0308, except applies to Pin S3. See Table 80.
Register 0x030B—S4 Pin Configuration
Same as Register 0x0308, except applies to Pin S4. See Table 80.
相關(guān)PDF資料
PDF描述
ADN2814ACPZ IC CLOCK/DATA RECOVERY 32LFCSP
SM802105UMG IC SYNTHESIZER 2CH 24-QFN
SM802104UMG IC SYNTHESIZER 2CH 24-QFN
SM843001-212KA IC CLK SYNTHESIZER FIBRE 8-TSSOP
MS27466T25F4S CONN RCPT 56POS WALL MT W/SCKT
相關(guān)代理商/技術(shù)參數(shù)
參數(shù)描述
AD9549ABCPZ-REEL7 功能描述:IC CLOCK GEN/SYNCHRONIZR 64LFCSP RoHS:是 類別:集成電路 (IC) >> 時鐘/計時 - 專用 系列:- 標(biāo)準(zhǔn)包裝:28 系列:- 類型:時鐘/頻率發(fā)生器 PLL:是 主要目的:Intel CPU 服務(wù)器 輸入:時鐘 輸出:LVCMOS 電路數(shù):1 比率 - 輸入:輸出:3:22 差分 - 輸入:輸出:無/是 頻率 - 最大:400MHz 電源電壓:3.135 V ~ 3.465 V 工作溫度:0°C ~ 85°C 安裝類型:表面貼裝 封裝/外殼:64-TFSOP (0.240",6.10mm 寬) 供應(yīng)商設(shè)備封裝:64-TSSOP 包裝:管件
AD9549APCBZ 制造商:AD 制造商全稱:Analog Devices 功能描述:Dual Input Network Clock Generator/Synchronizer
AD9549BCPZ 制造商:Analog Devices 功能描述:
AD9549BCPZ-REEL7 制造商:Analog Devices 功能描述:PLL CLOCK SYNTHESIZER SGL 64LFCSP EP - Tape and Reel
AD9549BCPZ-TR 制造商:Analog Devices 功能描述:650MHZ DDS CLK GEN W/SYNCH REEL - Tape and Reel