XRT72L50
SINGLE CHANNEL DS3/E3 FRAMER WITH HDLC CONTROLLER
REV. 1.2.1
á
229
1.
It should determine the current state of the OOF condition. Recall, that this interrupt can generated, when-
ever the XRT72L50 Framer declares or clears the OOF defects. Hence, the current state of the OOF
defect can be determined by reading the state of Bit 4 (RxOOF), within the RxDS3 Configuration & Status
Registers, as illustrated below.
If OOF is TRUE.
1.
It should transmit a FERF (Far-End Receive Failure) to the Remote Terminal Equipment. The XRT72L50
Framer IC automatically supports this action via the FERF-upon-OOF feature.
2.
It should transmit the appropriate FEAC Message (per Bellcore GR-499-CORE), to the Remote Terminal,
indicating that a Service Affecting condition has been detected in the Local Terminal Equipment.
if OOF is FALSE
1.
It should cease transmitting a FERF (Far-End Receive Failure) indicator to the Remote Terminal Equip-
ment. The XRT72L50 Framer IC automatically supports this action via the FERF-upon-OOF feature.
2.
It should transmit the appropriate FEAC Message (per Bellcore GR-499-CORE), to the Remote Terminal
Equipment, indicating that the Service Affecting condition has been cleared.
4.3.6.2.3
The Change of State of Receive AIS Interrupt
If the Change of State on Receive AIS (Alarm Indication Signal) Interrupt is enabled, then the XRT72L50
Framer IC will generate an interrupt in response to either of the following conditions.
1.
When the XRT72L50 Framer IC detects an AIS pattern, in the incoming DS3 data stream, and
2.
When the XRT72L50 Framer IC no longer detects the AIS pattern in the incoming DS3 data stream.
Conditions causing the XRT72L50 Framer IC to declare an AIS condition
If the Receive DS3 Framer block (within the XRT72L50 Framer IC) detects at least 63 DS3 frames, which
contains the AIS pattern.
Conditions causing the XRT72L50 Framer IC to clear the AIS condition.
Whenever, the Receive DS3 Framer block detects 63 DS3 frames, which do not contain the AIS pattern.
Enabling and Disabling the Change of State on Receive AIS Interrupt:
The Change of State on Receive AIS Interrupt can be enabled or disabled by writing the appropriate value into
Bit 5 (AIS Interrupt Enable) within the RxDS3 Interrupt Enable Register, as illustrated below.
Setting this bit-field to “1” enables this interrupt. Conversely, setting this bit-field to “0” disables this interrupt.
RxDS3 Configuration & Status Register (Address = 0x10)
B
IT
7
B
IT
6
B
IT
5
B
IT
4
B
IT
3
B
IT
2
B
IT
1
B
IT
0
RxAIS
RxLOS
RxIdle
RxOOF
Reserved
Framing On
Parity
FSync
Algo
MSync
Algo
RO
RO
RO
RO
RO
R/W
R/W
R/W
0
0
0
0
X
0
0
0
RxDS3 Interrupt Enable Register (Address = 0x12)
B
IT
7
B
IT
6
B
IT
5
B
IT
4
B
IT
3
B
IT
2
B
IT
1
B
IT
0
CP Bit Error
Interrupt
Enable
LOS
Interrupt
Enable
AIS
Interrupt
Enable
Idle Interrupt
Enable
FERF
Interrupt
Enable
AIC
Interrupt
Enable
OOF
Interrupt
Enable
P-Bit Error
Interrupt
Enable
R/W
R/W
R/W
R/W
R/W
R/W
R/W
R/W
0
0
0
0
0
0
0
0