參數(shù)資料
型號: W83977TF(EOL)
英文描述: W83877TF plus KBC. CIR. RTC
中文描述: W83877TF加比聯(lián)。稅務(wù)局局長。時鐘
文件頁數(shù): 54/161頁
文件大小: 592K
代理商: W83977TF(EOL)
W83977EF/ CTF
PRELIMINARY
Publication Release Date: March 1999
-45 -
Revision A1
3.0 UART PORT
3.1 Universal Asynchronous Receiver/Transmitter (UART A, UART B)
The UARTs are used to convert parallel data into serial format on the transmit side, and convert serial
data to parallel format on the receiver side. The serial format, in order of transmission and reception,
is a start bit, followed by five to eight data bits, a parity bit (if programmed) and one, one and half
(five-bit format only) or two stop bits. The UARTs are capable of handling divisors of 1 to 65535 and
producing a 16x clock for driving the internal transmitter logic. Provisions are also included to use
this 16x clock to drive the receiver logic. The UARTs also support the MIDI data rate. Furthermore,
the UARTs also include complete modem control capability, and a processor interrupt system that
may be software trailed to the computing time required to handle the communication link. The
UARTs have a FIFO mode to reduce the number of interrupts presented to the CPU. In each UART,
there are 16-byte FIFOs for both receive and transmit mode.
3.2 Register Address
3.2.1 UART Control Register (UCR) (Read/Write)
The UART
Control Register controls and defines the protocol for asynchronous data communications,
including data length, stop bit, parity, and baud rate selection.
1
2
3
4
5
6
7
0
Data length select bit 0 (DLS0)
Data length select bit 1(DLS1)
Multiple stop bits enable (MSBE)
Parity bit enable (PBE)
Even parity enable (EPE)
Parity bit fixed enable (PBFE)
Set silence enable (SSE)
Baudrate divisor latch access bit (BDLAB)
Bit 7: BDLAB. When this bit is set to a logical 1, designers can access the divisor (in 16-bit binary
format) from the divisor latches of the baudrate generator during a read or write operation.
When this bit is reset, the Receiver Buffer Register, the Transmitter Buffer Register, or the
Interrupt Control Register can be accessed.
Bit 6: SSE. A logical 1 forces the Serial Output (SOUT) to a silent state (a logical 0). Only IRTX is
affected by this bit; the transmitter is not affected.
Bit 5: PBFE. When PBE and PBFE of UCR are both set to a logical 1,
(1) if EPE is logical 1, the parity bit is fixed as logical 0 to transmit and check.
(2) if EPE is logical 0, the parity bit is fixed as logical 1 to transmit and check.
相關(guān)PDF資料
PDF描述
W83C42 KEYBOARD CONTROLLER
W83C42P KEYBOARD CONTROLLER
W83C45 Keyboard Controller
W83C45P Keyboard Controller
W83C553F-G W83C553F-G Highly Integrated System I/O Controller for Power PCTM (South Bridge) QFP 208
相關(guān)代理商/技術(shù)參數(shù)
參數(shù)描述
W83977TF-P 制造商:WINBOND 制造商全稱:Winbond 功能描述:I/O chip disk drive adapter
W83977TF-PW 制造商:WINBOND 制造商全稱:Winbond 功能描述:I/O chip disk drive adapter
W83C42 制造商:WINBOND 制造商全稱:Winbond 功能描述:KEYBOARD CONTROLLER
W83C42P 制造商:未知廠家 制造商全稱:未知廠家 功能描述:KEYBOARD CONTROLLER
W83C43 制造商:WINBOND 制造商全稱:Winbond 功能描述:KEYBOARD CONTROLLER