參數(shù)資料
型號: RG82870P2
英文描述: Controller Miscellaneous - Datasheet Reference
中文描述: 控制器雜項(xiàng)-數(shù)據(jù)表參考
文件頁數(shù): 133/157頁
文件大?。?/td> 1407K
代理商: RG82870P2
Intel
82845MP/82845MZ Chipset-Mobile (MCH-M)
250687-002
Datasheet
77
R
3.7.31.
AMTT – AGP Interface Multi-Transaction Timer Register –
Device #0
Address Offset:
BCh
Default Value:
00h
Access:
Read/Write, Read Only
Size:
8 bits
AMTT is an 8-bit register that controls the amount of time that the MCH-M arbiter allows an AGP
master to perform multiple back-to-back transactions. The MCH-M AMTT mechanism is used to
optimize the performance of an AGP master (using PCI protocol operations) that performs multiple
back-to-back transactions to fragmented memory ranges (and as a consequence it can not use long burst
transfers). The AMTT mechanism applies to the host-AGP transactions as well and it guarantees to the
processor a fair share of the AGP interface bandwidth.
The number of clocks programmed in the AMTT represents the guaranteed time slice (measured in 66-
MHz clocks) allotted to the current agent (either AGP master or Host bridge) after which the AGP arbiter
may grant the bus to another agent. The default value of AMTT is 00h and disables this function. The
AMTT value can be programmed with 8-clock granularity. For example, if the AMTT is programmed to
18h, then the selected value corresponds to the time period of 24 AGP (66 MHz) clocks.
Bit
Description
7:3
Multi-Transaction Timer Count Value (MTTC): The number programmed in these bits represents
the guaranteed time slice (measured in eight 66-MHz clock granularity) allotted to the current agent
(either AGP master or MCH-M) after which the AGP arbiter may grant the bus to another agent.
2:0
Reserved
相關(guān)PDF資料
PDF描述
RH5RE36AA-T1-FA 3.6 V FIXED POSITIVE LDO REGULATOR, 0.7 V DROPOUT, PSSO3
RH5RE56AA-T1-FA 5.6 V FIXED POSITIVE LDO REGULATOR, 0.7 V DROPOUT, PSSO3
RE5RE36AA-TZ-FC 3.6 V FIXED POSITIVE LDO REGULATOR, 0.7 V DROPOUT, PBCY3
RE5RE36AC-TZ-FC 3.6 V FIXED POSITIVE LDO REGULATOR, 0.7 V DROPOUT, PBCY3
RE5RE56AA-TZ-FC 5.6 V FIXED POSITIVE LDO REGULATOR, 0.7 V DROPOUT, PBCY3
相關(guān)代理商/技術(shù)參數(shù)
參數(shù)描述
RG82870P2 S L675 制造商:Intel 功能描述:Interface, Dual-Channel Ddr200 Memory Interface For Up To 3.2 Gb/S Memory Bandwidth
RG82870P2 S L6SU 制造商:Intel 功能描述:INTERFACE, DUAL-CHANNEL DDR200 MEMORY INTERFACE FOR UP TO 3.2 GB/S MEMORY BANDWIDTH
RG82870P2 SL6SU 制造商:Intel 功能描述:
RG-8B-96-110V 制造商:TRUMETER COMPANY INC 功能描述:Power Factor Controller
RG-8BS-96-110V 制造商:TRUMETER COMPANY INC 功能描述:Power Factor Controller