參數(shù)資料
型號: MT90826AV
廠商: ZARLINK SEMICONDUCTOR INC
元件分類: 路由/交換
英文描述: Quad Digital Switch
中文描述: TELECOM, DIGITAL TIME SWITCH, PBGA144
封裝: 13 X 13 MM, 1.25 MM HEIGHT, MO-192, LBGA-144
文件頁數(shù): 29/46頁
文件大小: 571K
代理商: MT90826AV
MT90826
Data Sheet
29
Zarlink Semiconductor Inc.
6.0 Memory Mapping
The address bus on the microprocessor interface selects the internal registers and memories of the MT90826. If
the A13 address input is low, then the registers are addressed by A12 to A0 according to Table 3.
If the A13 is high, the remaining address input lines are used to select location in the data or connection memory
depending upon MS bit in the control register. For data memory reads, the serial inputs are selected. For
connection memory writes, the serial outputs are selected. The destination stream address bits and channel
address bits are defined by A12 to A8 and A7 to A0 respectively. See Table 4 for the memory address mapping.
The control register controls all the major functions of the device. It selects the internal memory locations that
specify the input and output channels selected for switching and should be programmed immediately after system
power-up to establish the desired switching configuration as explained in the Switching Configurations sections.
The data in the control register consists of the block programming (BPD0-2), the DPLL control (CPLL), the clear
BER test (CBER), the start BER test (SBER), the start frame evaluation (SFE), the block programming enable
(BPE), the memory block programming bit (MBP), the memory select bits (MS), the output stand by bit (OSB) and
the data rate selection (DR0-2) bits. See Table 5 for the description of the control register bits.
7.0 Connection Memory Control
The connection memory controls the switching configuration of the device. Locations of the connection memory are
associated with particular STo output streams.
The TM0 and TM1 bits of each connection memory location allows the selection of Variable throughput delay,
Constant throughput delay, Message or Bit error test mode for all STo channels.
When the variable or constant throughput delay mode is selected, (TM1=0/1, TM0=0), the contents of the stream
address bit (SAB) and the channel address bit (CAB) of the connection memory defines the source information
(stream and channel) of the timeslot that will be switched to the STo streams.
When the message mode is selected, (TM1=0, TM0=1) , only the lower half byte (8 least significant bits) of the
connection memory is transferred to the associated STo output channel.
When the bit error test mode is selected, (TM1=1, TM0=1), the pseudo random pattern will be output on the
associated STo output channel.
See Table 14 for the description of the connection memory bits.
8.0 DTA Data Transfer Acknowledgment Pin
The DTA pin is driven LOW by internal logic, to indicate to the CPU that a data bus transfer is complete. When the
read or write cycle ends, this pin changes to the high-impedance state.
相關(guān)PDF資料
PDF描述
MT90840AL Distributed Hyperchannel Switch
MT90866AG2 Flexible 4 K x 2.4 K Channel Digital Switch with H.110 Interface and 2.4 K x 2.4 K Local Switch
MT90869 Flexible 16K Digital Switch (F16kDX)
MT90869AG Flexible 16K Digital Switch (F16kDX)
MT90870 Flexible 12 k Digital Switch (F12kDX)
相關(guān)代理商/技術(shù)參數(shù)
參數(shù)描述
MT90840 制造商:ZARLINK 制造商全稱:Zarlink Semiconductor Inc 功能描述:Distributed Hyperchannel Switch
MT90840AK 制造商:MITEL 制造商全稱:Mitel Networks Corporation 功能描述:Distributed Hyperchannel Switch
MT90840AL 制造商:Microsemi Corporation 功能描述:SWIT FABRIC 512 X 2430/512 X 512/2.373K X 2.373K 5V 100MQFP - Trays
MT90840AL1 制造商:Microsemi Corporation 功能描述:SWIT FABRIC 512 X 2430/512 X 512/2.373K X 2.373K 5V 100MQFP - Trays 制造商:MICROSEMI CONSUMER MEDICAL PRODUCT GROUP 功能描述:IC DGTL SWITCH DHS 100MQFP 制造商:Microsemi Corporation 功能描述:IC DGTL SWITCH DHS 100MQFP
MT90840AP 制造商:Microsemi Corporation 功能描述:SWIT FABRIC 512 X 2430/512 X 512/2.373K X 2.373K 5V 84PLCC - Rail/Tube