參數(shù)資料
型號(hào): ELANSC410
英文描述: Single Synchronous Buck Pulse-Width Modulation (PWM) Controller; Temperature Range: 0&degC to 70°C; Package: 16-QFN
中文描述: ElanSC410 - ElanSC410框圖
文件頁(yè)數(shù): 44/119頁(yè)
文件大小: 1167K
代理商: ELANSC410
第1頁(yè)第2頁(yè)第3頁(yè)第4頁(yè)第5頁(yè)第6頁(yè)第7頁(yè)第8頁(yè)第9頁(yè)第10頁(yè)第11頁(yè)第12頁(yè)第13頁(yè)第14頁(yè)第15頁(yè)第16頁(yè)第17頁(yè)第18頁(yè)第19頁(yè)第20頁(yè)第21頁(yè)第22頁(yè)第23頁(yè)第24頁(yè)第25頁(yè)第26頁(yè)第27頁(yè)第28頁(yè)第29頁(yè)第30頁(yè)第31頁(yè)第32頁(yè)第33頁(yè)第34頁(yè)第35頁(yè)第36頁(yè)第37頁(yè)第38頁(yè)第39頁(yè)第40頁(yè)第41頁(yè)第42頁(yè)第43頁(yè)當(dāng)前第44頁(yè)第45頁(yè)第46頁(yè)第47頁(yè)第48頁(yè)第49頁(yè)第50頁(yè)第51頁(yè)第52頁(yè)第53頁(yè)第54頁(yè)第55頁(yè)第56頁(yè)第57頁(yè)第58頁(yè)第59頁(yè)第60頁(yè)第61頁(yè)第62頁(yè)第63頁(yè)第64頁(yè)第65頁(yè)第66頁(yè)第67頁(yè)第68頁(yè)第69頁(yè)第70頁(yè)第71頁(yè)第72頁(yè)第73頁(yè)第74頁(yè)第75頁(yè)第76頁(yè)第77頁(yè)第78頁(yè)第79頁(yè)第80頁(yè)第81頁(yè)第82頁(yè)第83頁(yè)第84頁(yè)第85頁(yè)第86頁(yè)第87頁(yè)第88頁(yè)第89頁(yè)第90頁(yè)第91頁(yè)第92頁(yè)第93頁(yè)第94頁(yè)第95頁(yè)第96頁(yè)第97頁(yè)第98頁(yè)第99頁(yè)第100頁(yè)第101頁(yè)第102頁(yè)第103頁(yè)第104頁(yè)第105頁(yè)第106頁(yè)第107頁(yè)第108頁(yè)第109頁(yè)第110頁(yè)第111頁(yè)第112頁(yè)第113頁(yè)第114頁(yè)第115頁(yè)第116頁(yè)第117頁(yè)第118頁(yè)第119頁(yè)
30
lanSC310 Microcontroller Data Sheet
PREL IMINARY
PIN DESCRIPTIONS
Descriptions of the lanSC310 microcontroller pins are
organized into the following functional groupings:
n Memory bus interface
n System interface
n Keyboard interface
n Parallel port interface
n Serial port interface
n Power management interface
n Miscellaneous interface
n Local bus interface
n Maximum ISA bus interface
n JTAG-boundary scan interface
n Reset and power
MEMORY BUS INTERFACE
CAS1H [SRCS3], CAS1L [SRCS2],
CAS0H [SRCS1], CAS0L [SRCS0]
Column Address Strobe (Outputs; Active Low)
Column Address Strobe indicates to DRAM that a valid
column address is present on the MA10–MA0 lines.
Two CAS signals are allocated to each 16-bit bank, one
per byte.
When SRAM, instead of DRAM, is configured as main
memory, SRCS3, SRCS2, SRCS1, and SRCS0 are the
alternate pin functions corresponding to CAS1H,
CAS1L
, CAS0H, and CAS0L respectively. Each pin se-
lects a byte in one of two possible 16 bit wide SRAM
banks. The SRAM functionality is selected via firm-
ware. In this mode, all four of these outputs are active
Low. For more information about SRCS3SRCS0, see
DOSCS
DOS ROM Chip Select (Output; Active Low)
The DOS ROM Chip Select is an active Low output that
provides the chip select function for the Flash/ROM
array banks that are used to hold the operating system
or application code. DOSCS is used to select the DOS
ROMs and can be configured to respond to direct ad-
dressing or Memory Management System (MMS) ad-
dressing.
MA11–MA0/SA23–SA12
Memory Address (Outputs; Active High)
Memory address lines for multiplexed and nonmulti-
plexed memory devices; their effect depends on the
system configuration and the type of bus cycle.
n When the system is configured as DRAM, the
MA10–MA0 signals are multiplexed outputs and
convey the row address during RAS assertion and
column address during CAS assertion.
n When system memory is configured as SRAM,
MA11–MA0 output the system addresses, SA12–
SA23, and are used in conjunction with SA1–SA11.
n For cycles that are not targeted to system memory
or internal I/O, MA11–MA0 are used to provide non-
multiplexed ISA-type address signals SA23–SA12,
as shown in Table 11. See also SA11–SA0 on
MWE
Write Enable (Output; Active Low)
Write Enable is the write command strobe for the
DRAM and SRAM devices.
RAS1–RAS0
Row Address Strobe (Output; Active Low)
Row Address Strobe indicates to DRAM that a valid
row address is present on the MA11–MA0 lines. One
RAS signal is allocated for each DRAM bank, one per
word.
ROMCS
BIOS ROM Chip Select (Output; Active Low)
BIOS ROM Chip Select is an active Low output that
provides the chip select function for the Flash/ROM ar-
ray. ROMCS is used to select the BIOS ROM, and can
be configured to respond to direct addressing or MMS
addressing. When configured for direct addressing, the
BIOS ROM can reside at one or all of the following ad-
dress ranges:
0F0000h–0FFFFFh
0E0000h–0EFFFFh
0D0000h–0DFFFFh
0C0000h–0CFFFFh
0A0000h–0AFFFFh
The BIOS ROM chip select is also active for accesses
into the 64K segment that contains the boot vector, at
address FF0000h to FFFFFFh.
For more information about the ROMCS pin, see the
Using 16-Bit ROMCS Designs in lanTMSC300 and
lanSC310 Microcontrollers Application Note, order
#21825.
Table 11.
Non-Multiplexed Address Signals
Provided by MA11–MA0
MA
11 10
9876543210
SA
12 13 23 22 21 20 19 18 17 16 15 14
相關(guān)PDF資料
PDF描述
ELH0032G Fast Operational Amplifier
ELH0033G Fast Buffer Amplifier
ELH0101CK Dual Regulator-Standard Buck PWM and Linear Power Controller; Temperature Range: 0&degC to 70°C; Package: 8-SOIC T&R
ELH0101ACK Single Synchronous Buck Pulse-Width Modulation (PWM) Controller; Temperature Range: -40°C to 85°C; Package: 16-QFN
ELH0101 Power Operational Amplifier
相關(guān)代理商/技術(shù)參數(shù)
參數(shù)描述
ELANSC410-100AC 制造商:Advanced Micro Devices 功能描述:MCU 16-Bit/32-Bit Elan CISC ROMLess 3.3V 292-Pin BGA
ELANSC410-100ACAD 制造商:Advanced Micro Devices 功能描述:
ELANSC410-100AI 制造商:AMD 制造商全稱:Advanced Micro Devices 功能描述:Single-Chip, Low-Power, PC/AT-Compatible Microcontrollers
ELANSC410-33AC 制造商:Advanced Micro Devices 功能描述:MCU 16-Bit/32-Bit Elan CISC 3.3V 292-Pin BGA
ELANSC410-33AI 制造商:AMD 制造商全稱:Advanced Micro Devices 功能描述:Single-Chip, Low-Power, PC/AT-Compatible Microcontrollers