參數(shù)資料
型號: DS80CH11
廠商: DALLAS SEMICONDUCTOR
元件分類: Microcontroller
英文描述: 8-BIT, MICROCONTROLLER, PQFP128
封裝: TQFP-128
文件頁數(shù): 41/88頁
文件大?。?/td> 598K
代理商: DS80CH11
DS80CH11
011200 46/88
SAR A/D SIMPLIFIED BLOCK DIAGRAM Figure 7–2
CONTROL
LOGIC
ACLK
COMP
+
START
EOC
SUCCESSIVE
APPROXIMATION
REGISTER
10–BIT
SAMPLING
D/A CONVERTER
ANALOG IN
REFHI
REFLO
CVT
ZRO (SAMPLE)
RESOLUTION
SAR [9..0]
OFFSET
2
7.5
CONVERSION TIME
An internal clock signal called ACLK is used to clock the
successive approximation logic in performing the A/D
conversion. ACLK is derived from the microcontroller
clock signal through divide–down logic.
A total of 16
clock cycles are required to perform the conversion.
The minimum ACLK period is 1
s, a faster clock can
result in erroneous results. At the other extreme, the
maximum clock period is 6.25
s due the dynamic
nature of the internal sample–hold circuitry.
In order to meet these requirements and accommodate
a wide range of CPU clock frequencies a programmable
prescaler is provided to generate appropriate converter
clock (ACLK) from the CPU clock.
Based on the micro’s CPU clock, the ACLK frequency
can be set to one of 16 values via the four A/D clock
prescaler (APS) bits in the ADCON2 register.
This
results in a conversion clock frequency as given by the
formula below:
tACLK = tMCLK (N+1)
where tACLK is the analog clock period, tMCLK is the CPU
machine clock period, and N is the clock prescale value
ranging from 0 to 15 as programmed in the APS bits.
The CPU machine clock period is the oscillator clock
period (tCLK) multiplied times 4, 64, or 1024 as deter-
mined by the programming of the system clock divider
bits (CD1, CD0) in the PMR register.
The resulting tACLK must meet the criteria of
1.00
s < tACLK < 6.25 s
Table 7–1 gives a set of conversion times at usable A/D
clock prescaler settings for a range of microcontroller
clock frequencies, assuming that the microcontroller
machine clock is at its default value of 4 crystal clock
periods.
相關(guān)PDF資料
PDF描述
DS83C530-ENL 8-BIT, OTPROM, 33 MHz, MICROCONTROLLER, PQFP52
DS87C530-ECL 8-BIT, OTPROM, 33 MHz, MICROCONTROLLER, PQFP52
DS87C520-MCL 8-BIT, OTPROM, MICROCONTROLLER, PDIP40
DS87C520-QNL 8-BIT, OTPROM, 33 MHz, MICROCONTROLLER, PQCC44
DS87C520-QCL 8-BIT, OTPROM, 33 MHz, MICROCONTROLLER, PQCC44
相關(guān)代理商/技術(shù)參數(shù)
參數(shù)描述
DS80CH11+E02 制造商:Maxim from Components Direct 功能描述:MAXIM DS80CH11+E02 SYSTEM ENERGY MANAGERS - Trays 制造商:Maxim 功能描述:Maxim DS80CH11+E02 System Energy Managers
DS80CH11-E02 制造商:Maxim from Components Direct 功能描述:MAXIM DS80CH11-E02 SYSTEM ENERGY MANAGERS - Trays 制造商:Maxim 功能描述:Maxim DS80CH11-E02 System Energy Managers
DS80E100 制造商:NSC 制造商全稱:National Semiconductor 功能描述:5 to 12.5 Gbps, Power-Saver Equalizer for Backplanes and Cables
DS80EP100 制造商:NSC 制造商全稱:National Semiconductor 功能描述:5 to 12.5 Gbps, Power-Saver Equalizer for Backplanes and Cables
DS80EP100_08 制造商:NSC 制造商全稱:National Semiconductor 功能描述:5 to 12.5 Gbps, Power-Saver Equalizer for Backplanes and Cables