參數(shù)資料
型號: AD73360LAR
廠商: ANALOG DEVICES INC
元件分類: 通信及網(wǎng)絡(luò)
英文描述: Six-Input Channel Analog Front End
中文描述: SPECIALTY TELECOM CIRCUIT, PDSO28
封裝: SOIC-28
文件頁數(shù): 22/32頁
文件大?。?/td> 287K
代理商: AD73360LAR
REV. 0
AD73360L
–22–
VIN
TO INPUT BIAS
CIRCUITRY
VINPx
VINNx
REFOUT
REFCAP
VOLTAGE
REFERENCE
0.047 F
0.047 F
100
100
0.1 F
Figure 24. Example Circuit for Differential Input
(DC Coupling)
The AD73360L
s on-chip 38 dB preamplifier can be enabled
when there is not enough gain in the input circuit; the preampli-
fier is configured by bits IGS0
2 of CRD. The total gain must be
configured to ensure that a full-scale input signal produces a
signal level at the input to the sigma-delta modulator of the
ADC that does not exceed the maximum input range.
The dc biasing of the analog input signal is accomplished with
an on-chip voltage reference. If the input signal is not biased at
the internal reference level (via REFOUT), then it must be
ac-coupled with external coupling capacitors. CIN should be
0.1
μ
F or larger. The dc biasing of the input can then be accom-
plished using resistors to REFOUT as in Figure 25.
VIN
TO INPUT BIAS
CIRCUITRY
VINPx
VINNx
REFOUT
REFCAP
VOLTAGE
REFERENCE
0.047 F
100
100
CIN
CIN
10k
10k
0.047 F
0.1 F
Figure 25. Example Circuit for Differential Input
(AC Coupling)
Figures 26 and 27 detail ac- and dc-coupled input circuits for
single-ended operation respectively.
VIN
VINPx
VINNx
REFOUT
REFCAP
VOLTAGE
REFERENCE
100
CIN
10k
0.047 F
0.1 F
Figure 26. Example Circuit for Single-Ended Input
(AC Coupling)
VIN
VINPx
VINNx
REFOUT
REFCAP
VOLTAGE
REFERENCE
100
0.047 F
0.1 F
Figure 27. Example Circuit for Differential Input
(DC Coupling)
Figure 23 shows a comparison of SNR results achieved by vary-
ing either the Decimation Rate Setting or the DMCLK Rate
Settings.
SAMPLING FREQUENCY
kHz
8
S
71
REDUCED
DMCLK
DMCLK = MCLK
72
73
74
75
76
77
78
79
80
81
16
24
32
40
48
56
64
Figure 23. Comparison of DMCLK and Decimation Rate
Settings
Encoder Group Delay
The AD73360L implementation offers a very low level of group
delay, which is given by the following relationship:
Group Delay (Decimator) = Order
×
((M – 1)
/2
)
×
Tdec
where:
Order
is the order of the decimator (= 3),
M
is the decimation factor (= 32), and
Tdec
is the decimation sample interval (= 1/2.048e6).
=>
Group Delay
(
Decimator
) = 3
×
(32
1)/2
×
(1/2.048e6)
= 22.7
μ
s
If final filtering is implemented in the DSP, the final filter
s
group delay must be taken into account when calculating overall
group delay.
DESIGN CONSIDERATIONS
Analog Inputs
The AD73360L features six signal conditioning inputs. Each
signal conditioning block allows the AD73360L to be used with
either a single-ended or differential signal. The applied signal
can also be inverted internally by the AD73360L if required.
The analog input signal to the AD73360L can be dc-coupled,
provided that the dc bias level of the input signal is the same as
the internal reference level (REFOUT). Figure 24 shows the
recommended differential input circuit for the AD73360L. The
circuit of Figure 24 implements first-order low-pass filters
with a 3 dB point at 34 kHz; these are the only filters that must
be implemented external to the AD73360L to prevent aliasing
of the sampled signal. Since the ADC uses a highly oversampled
approach that transfers the bulk of the antialiasing filtering into
the digital domain, the off-chip antialiasing filter need only be of
a low order. It is recommended that for optimum performance the
capacitors used for the antialiasing filter be of high-quality
dielectric (NPO).
相關(guān)PDF資料
PDF描述
AD73360 Six-Input Channel Analog Front End(通用6通道模擬輸入前端)
AD7339BS 5 V Integrated High Speed ADC/Quad DAC System
AD7339 5 V Integrated High Speed ADC/Quad DAC System(高速8位A/D轉(zhuǎn)換器/四路8位D/A轉(zhuǎn)換器)
AD734 10 MHz, 4-Quadrant Multiplier/Divider(10MHz,四象限乘法器/除法器)
AD73511 Low-Power CMOS Analog Front End with Flash based DSP Microcomputer(帶閃速DSP微計算機的單模擬前端)
相關(guān)代理商/技術(shù)參數(shù)
參數(shù)描述
AD73360LAR-REEL 制造商:Analog Devices 功能描述:AFE General Purpose 6ADC 16-Bit 3.3V 28-Pin SOIC W T/R 制造商:Analog Devices 功能描述:AFE GEN PURPOSE 6ADC 16BIT 3.3V/3.3V/3.3V 28SOIC W - Tape and Reel
AD73360LAR-REEL7 制造商:Analog Devices 功能描述:AFE General Purpose 6ADC 16-Bit 3.3V 28-Pin SOIC W T/R 制造商:Analog Devices 功能描述:AFE GEN PURPOSE 6ADC 16BIT 3.3V/3.3V/3.3V 28SOIC W - Tape and Reel
AD73360LARZ 功能描述:IC PROCESSOR FRONTEND 6CH 28SOIC RoHS:是 類別:集成電路 (IC) >> 數(shù)據(jù)采集 - 模擬前端 (AFE) 系列:- 產(chǎn)品培訓(xùn)模塊:Lead (SnPb) Finish for COTS Obsolescence Mitigation Program 標(biāo)準(zhǔn)包裝:2,500 系列:- 位數(shù):- 通道數(shù):2 功率(瓦特):- 電壓 - 電源,模擬:3 V ~ 3.6 V 電壓 - 電源,數(shù)字:3 V ~ 3.6 V 封裝/外殼:32-VFQFN 裸露焊盤 供應(yīng)商設(shè)備封裝:32-QFN(5x5) 包裝:帶卷 (TR)
AD73360LARZ-REEL 功能描述:IC PROCESSOR FRONTEND 6CH 28SOIC RoHS:是 類別:集成電路 (IC) >> 數(shù)據(jù)采集 - 模擬前端 (AFE) 系列:- 產(chǎn)品培訓(xùn)模塊:Lead (SnPb) Finish for COTS Obsolescence Mitigation Program 標(biāo)準(zhǔn)包裝:2,500 系列:- 位數(shù):- 通道數(shù):2 功率(瓦特):- 電壓 - 電源,模擬:3 V ~ 3.6 V 電壓 - 電源,數(shù)字:3 V ~ 3.6 V 封裝/外殼:32-VFQFN 裸露焊盤 供應(yīng)商設(shè)備封裝:32-QFN(5x5) 包裝:帶卷 (TR)
AD73360LARZ-REEL7 功能描述:IC PROCESSOR FRONTEND 6CH 28SOIC RoHS:是 類別:集成電路 (IC) >> 數(shù)據(jù)采集 - 模擬前端 (AFE) 系列:- 產(chǎn)品培訓(xùn)模塊:Lead (SnPb) Finish for COTS Obsolescence Mitigation Program 標(biāo)準(zhǔn)包裝:2,500 系列:- 位數(shù):- 通道數(shù):2 功率(瓦特):- 電壓 - 電源,模擬:3 V ~ 3.6 V 電壓 - 電源,數(shù)字:3 V ~ 3.6 V 封裝/外殼:32-VFQFN 裸露焊盤 供應(yīng)商設(shè)備封裝:32-QFN(5x5) 包裝:帶卷 (TR)