參數(shù)資料
型號: AD1843JS
廠商: ANALOG DEVICES INC
元件分類: 消費家電
英文描述: CAP 3300PF 100V CERAMIC DISC Y5P
中文描述: SPECIALTY CONSUMER CIRCUIT, PQFP80
封裝: PLASTIC, QFP-80
文件頁數(shù): 39/64頁
文件大?。?/td> 848K
代理商: AD1843JS
AD1843
REV. 0
–39–
NTSC
(C1M7 = “0”):
Base Frequency In Hz (C1M6:4)
48,000
32,000
(000)
(001)
Yes
Yes
Yes
Yes
Yes
No
Yes
Yes
Yes
Yes
Yes
No
No
No
Yes
No
44,100
(010)
Yes
Yes
Yes
Yes
Yes
Yes
Yes
Yes
44,100
×
2/3
(011)
Yes
Yes
No
Yes
Yes
No
No
No
48,000*
(100)
Yes
Yes
Yes
Yes
Yes
Yes
Yes
Yes
44,056
(101)
Yes
Yes
Yes
Yes
Yes
Yes
Yes
Yes
Divisor
1
2
3
4
5
6
7
8
*When C1M6:4 = “100,” base frequency is 48,000 Hz only if NTSC sync rate is increased by 1001/1000, or is exactly 15.750 kHz.
PAL
(C1M7 = “1”):
Base Frequency In Hz (C1M6:4)
48,000
32,000
Divisor
(C1M3:0)
(000)
(001)
1
(0000)
Yes
Yes
2
(0001)
Yes
Yes
3
(0010)
Yes
No
4
(0011)
Yes
Yes
5
(0100)
Yes
Yes
6
(0101)
Yes
No
7
(0110)
Yes
No
8
(0111)
Yes
No
Initial default state after reset: 0000 0000 1111 1111 (00FF hex). Cleared to default and cannot be written to
when: the
RESET
pin is asserted LO; or when the
PWRDWN
pin is asserted LO.
(C1M3:0)
(0000)
(0001)
(0010)
(0011)
(0100)
(0101)
(0110)
(0111)
44,100
(010)
Yes
Yes
Yes
Yes
Yes
Yes
Yes
Yes
44,100
×
2/3
(011)
Yes
Yes
No
Yes
Yes
No
No
No
Address 17
Clock Generator 1 Control—Sample Rate
Data 15
Data 14
Data 13
Data 12
Data 11
Data 10
Data 9
Data 8
C1C15
C1C14
C1C13
C1C12
C1C11
C1C10
C1C9
C1C8
Data 7
Data 6
Data 5
Data 4
Data 3
Data 2
Data 1
Data 0
C1C7
C1C6
C1C5
C1C4
C1C3
C1C2
C1C1
C1C0
C1C15:0
Clock Generator 1 Conversion (Sample) Rate Select. Defines the conversion rate produced by Clock Generator 1
when not referenced to the SYNC1 pin (Control Register Address 16 Bit 15 [C1REF]). One LSB represents exactly
one Hertz, assuming a 24.576MHz clock input on the XTALI pin. Usable range is 4 kHz (0x0FA0) to 54 kHz
(0xD2F0).
Initial default state after reset: 1011 1011 1000 0000 (BB80 hex), which is 48kHz, assuming a 24.576 MHz clock in-
put on the XTALI pin. Cleared to default and cannot be written to when: the
RESET
pin is asserted LO; or when
the
PWRDWN
pin is asserted LO.
Address 18
Clock Generator 1 Control—Sample Phase Shift
Data 15
Data 14
Data 13
Data 12
Data 11
Data 10
Data 9
Data 8
res
res
res
res
res
res
res
C1PD
Data 7
Data 6
Data 5
Data 4
Data 3
Data 2
Data 1
Data 0
C1P7
C1P6
C1P5
C1P4
C1P3
C1P2
C1P1
C1P0
C1PD
Clock Generator 1 Phase Shift Direction. This bit controls the direction of sample clock phase shift.
0
= Phase Advance
1 = Phase Retard
Clock Generator 1 Phase Shift Magnitude. These bits control the magnitude of sample clock phase shift. One LSB
represents exactly 0.12 degrees. LSBs are processed and decremented at a rate of 3.072 MHz (assuming a 24.576
MHz clock input on the XTALI pin). When this register is read, it indicates any phase advance/retard remaining to
be processed as of the beginning of slot 0 if bus master, or when TSI was received if bus slave. This register may be
C1P7:0
相關(guān)PDF資料
PDF描述
AD1843JST Serial-Port 16-Bit SoundComm Codec
AD1846JP Low Cost Parallel-Port 16-Bit SoundPort Stereo Codec
AD1849KP Serial-Port 16-Bit SoundPort Stereo Codec
AD1851 16-Bit, 16×Fs PCM Audio DACs(16位,單片PCM音頻D/A轉(zhuǎn)換器)
AD1892JR Integrated Digital Receiver/Rate Converter
相關(guān)代理商/技術(shù)參數(shù)
參數(shù)描述
AD1843JST 制造商:AD 制造商全稱:Analog Devices 功能描述:Serial-Port 16-Bit SoundComm Codec
AD1845 制造商:AD 制造商全稱:Analog Devices 功能描述:Parallel-Port 16-Bit SoundPort Stereo Codec
AD1845JP 制造商:Analog Devices 功能描述:Audio Codec 2ADC / 2DAC 16-Bit 68-Pin PLCC 制造商:Rochester Electronics LLC 功能描述:16 BIT AUDIO CODEC - Bulk 制造商:Analog Devices 功能描述:IC CODEC 16-BIT AUDIO
AD1845JP-REEL 制造商:Analog Devices 功能描述:Audio Codec 2ADC / 2DAC 16-Bit 68-Pin PLCC T/R
AD1845JPZ 制造商:Analog Devices 功能描述:Audio Codec 2ADC / 2DAC 16-Bit 68-Pin PLCC