
PCI Express to Serial ATA Controller
Silicon Image, Inc.
6.3.24 SNotification
Address Offset: 1F10
H
Access Type: Read/Write 1 to Clear
Reset Value: 0x0000_0000
Data Sheet
2006 Silicon Image, Inc.
SiI-DS-0208-C
77
31 30 29 28 27 26 25 24 23 22 21 20 19 18 17 16 15 14 13 12 11 10 09 08 07 06 05 04 03 02 01 00
Reserved
Notify bits
This register reports the devices that have sent a Set Device Bits FIS with the Notification bit set.
Bit [31:16]
: Reserved (R). This bit field is reserved and returns zeros on a read.
Bit [15:00]
: Notify bits (R/W1C) – These 16 bits correspond to the 16 possible devices connected to a Port
Multiplier on this port.
6.4 Internal Register Space – Base Address 2
These registers are 32-bits wide and provide Indirect Register Access to the registers of the SiI3531A. Access to this register
space is through the PCI I/O space.
Address Offset
00
H
04
H
08
H
0C
H
Register Name
Global Register Offset
Global Register Data
Port Register Offset
Port Register Data
Table 6-11 SiI3531A Internal Register Space – Base Address 2
6.4.1 Global Register Offset
Address Offset: 00
H
Access Type: Read/Write
Reset Value: 0x0000_0000
31 30 29 28 27 26 25 24 23 22 21 20 19 18 17 16 15 14 13 12 11 10 09 08 07 06 05 04 03 02 01 00
Reserved
Dword Offset
00
This register provides indirect addressing of a Global Register otherwise accessible directly via Base Address Register 0. The
Dword address offset for an indirect access is in bits 6 to 2; bits 31 to 7, 1, and 0 are reserved and should always be 0.
Indirect access is not allowed to the Global registers at offsets 0x78 through 0x7F (Configuration register indirect access).
6.4.2 Global Register Data
Address Offset: 04
H
Access Type: Read/Write
31 30 29 28 27 26 25 24 23 22 21 20 19 18 17 16 15 14 13 12 11 10 09 08 07 06 05 04 03 02 01 00
As defined for indirectly accessed register
This register provides the indirect access addressed by the Global Register Offset register.