參數(shù)資料
型號: S29PL127J70
廠商: Spansion Inc.
英文描述: CMOS 3.0 Volt-only, Simultaneous Read/Write Flash Memory with Enhanced VersatileIO Control
中文描述: 3.0伏的CMOS只,同步讀/寫閃存與增強VersatileIO控制記憶
文件頁數(shù): 27/106頁
文件大?。?/td> 1997K
代理商: S29PL127J70
April 7, 200531107A62
S29PL127J/S29PL129J/S29PL064J/S29PL032J
25
P R E L I M I N A R Y
RESET#: Hardware Reset Pin
The RESET# pin provides a hardware method of resetting the device to reading
array data. When the RESET# pin is driven low for at least a period of t
RP
, the
device immediately terminates any operation in progress, tristates all output
pins, and ignores all read/write commands for the duration of the RESET# pulse.
The device also resets the internal state machine to reading array data. The op-
eration that was interrupted should be reinitiated once the device is ready to
accept another command sequence, to ensure data integrity.
Current is reduced for the duration of the RESET# pulse. When RESET# is held
at V
SS
±0.3 V, the device draws CMOS standby current (ICC4). If RESET# is held
at V
IL
but not within V
SS
±0.3 V, the standby current will be greater.
The RESET# pin may be tied to the system reset circuitry. A system reset would
thus also reset the Flash memory, enabling the system to read the boot-up firm-
ware from the Flash memory.
If RESET# is asserted during a program or erase operation, the RY/BY# pin re-
mains a “0” (busy) until the internal reset operation is complete, which requires
a time of t
READY
(during Embedded Algorithms). The system can thus monitor
RY/BY# to determine whether the reset operation is complete. If RESET# is as-
serted when a program or erase operation is not executing (RY/BY# pin is “1”),
the reset operation is completed within a time of t
READY
(not during Embedded Al-
gorithms). The system can read data t
RH
after the RESET# pin returns to V
IH
.
Refer to the "
AC Characteristic
" section tables for RESET# parameters and to 13
for the timing diagram.
Output Disable Mode
When the OE# input is at V
IH
, output from the device is disabled. The output pins
(except for RY/BY#) are placed in the highest Impedance state
相關(guān)PDF資料
PDF描述
S2A_1 2.0 AMPS. Surface Mount Rectifiers
S2K 2.0 AMPS. Surface Mount Rectifiers
S2M 2.0 AMPS. Surface Mount Rectifiers
S2A 2.0 AMPS. Surface Mount Rectifiers
S2B 2.0 AMPS. Surface Mount Rectifiers
相關(guān)代理商/技術(shù)參數(shù)
參數(shù)描述
S29PL127J70BAI000 功能描述:閃存 128Mb 3V 70ns Parallel NOR 閃存 RoHS:否 制造商:ON Semiconductor 數(shù)據(jù)總線寬度:1 bit 存儲類型:Flash 存儲容量:2 MB 結(jié)構(gòu):256 K x 8 定時類型: 接口類型:SPI 訪問時間: 電源電壓-最大:3.6 V 電源電壓-最小:2.3 V 最大工作電流:15 mA 工作溫度:- 40 C to + 85 C 安裝風(fēng)格:SMD/SMT 封裝 / 箱體: 封裝:Reel
S29PL127J70BAI020 制造商:Spansion 功能描述:FLASH PARALLEL 3V/3.3V 128MBIT 8MX16 70NS 64FBGA - Trays
S29PL127J70BFI000 制造商:Spansion 功能描述:SPZS29PL127J70BFI000 POWER MOSFET 30 V, 制造商:Spansion 功能描述:FLASH PARALLEL 3V/3.3V 128MBIT 8MX16 70NS 80FBGA - Trays
S29PL127J70TAI130 制造商:Spansion 功能描述: 制造商:Spansion 功能描述:FLASH PARALLEL 3V/3.3V 128MBIT 8MX16 70NS 56TSOP - Trays
S29PL127J70TFI130 制造商:Spansion 功能描述:FLASH PARALLEL 3V/3.3V 128MBIT 8MX16 70NS 56TSOP - Trays