![](http://datasheet.mmic.net.cn/330000/PM7325_datasheet_16444376/PM7325_64.png)
S/UNI-ATLAS-3200 Telecom Standard Product Data Sheet
Preliminary
Proprietary and Confidential to PMC-Sierra, Inc., and for its Customers’ Internal Use
Document ID: PMC-1990553, Issue 4
64
Figure 5 UTOPIA Level 3 Ingress Interface
CELL FLOW
S
CPU Interface
Microprocessor Interface
U
U
U
U
U
U
U
U
U
S
S
S
S
S
S
SRAM Interface
JTAG
JTAG Interface
T
T
T
T
T
X
H
SCI-PHY
Interface
S
SCI-PHY
Interface
Backward Output Cell
Interface
B
B
B
B
B
B
Backward Input Cell
Interface
B
B
B
B
B
B
U
Packet Bypass
FIFO
Ingress Input:
UL3 master or
POS PHY link
layer interface
Egress Input:
UL3 slave or
POS PHY phy
layer interface
Interface
Ingress Output:
UL3 slave or
POS PHY phy
layer interface
Egress Output:
UL3 master or
POS PHY link
layer interface
RLU_DAT[31:0]
RLU_SOC
RLU_PAR
RLU_CLAV
RLU_RDENB
RLU_ADDR[5:0]
RLU_CLK
RPU_DAT[31:0]
RPU_SOC
RPU_PAR
RPU_CLAV
RPU_RDENB
RPU_CLK
RPU_ADDR[5:0]
S
A
Connection Table
(Embedded
DRAM)
Cell Processor
Policing, OAM,
Statistics,
Translation
Input
Microprocessor
Cell Interface
(IMCIF)
Output
Microprocessor
Cell Interface
(OMCIF)
S
The S/UNI-ATLAS-3200 input interface must behave as an Rx Link Layer device on the
UTOPIA bus. As a Link Layer device, it controls the address bus, RLU_ADDR, in order to poll
the PHY Layer device to obtain cell available status. Polling is performed in a weighted round-
robin fashion controlled by a software-configurable calendar. Once the Cell Available
information has been collected through polling, port selection is performed using the same
calendar. The calendar is programmed via the RxLink block’s Calendar Address and Data
Register, and is described in Section 10.1.7. The RxLink block can map external PHY addresses
to different internal PHY addresses via a user-programmable port map, as described in Section
10.1.6. The RxLink block, assisted by the SDQ block (see below) performs these functions. The
RxLink configuration registers may be found in Section 11.6.