![](http://datasheet.mmic.net.cn/330000/PM5381_datasheet_16444347/PM5381_293.png)
PRELIMINARY
PMC-Sierra, Inc.
PM5381 S/UNI-2488
DATASHEET
PMC-2000489
ISSUE 1
SATURN USER NETWORK INTERFACE FOR 2488 MBIT/S
Proprietary and Confidentail to PMC-Sierra Inc., and for its Customer’s Internal Use
272
IADDR[7:0]:
The indirect address location (IADDR[7:0]) bits select which indirect address location is
accessed by the current indirect transfer.
Indirect Address
IADDR[7:0]
Indirect Data
0000 0000
0000 0001
to
0011 1111
0100 0000
0100 0001
to
0111 1111
1000 0000
1000 0001
to
1011 1111
1100 0000
1100 0001
to
1111 1111
Configuration
Invalid address
First byte of the 1/16/64 byte captured trace
Other bytes of the 16/64 byte captured trace
First byte of the 1/16/64 byte accepted trace
Other bytes of the 16/64 byte accepted trace
First byte of the 16/64 byte expected trace
Other bytes of the 16/64 byte expected trace
RWB:
The active high read and active low write (RWB) bit selects if the current access to the
internal RAM is an indirect read or an indirect write. Writing to the Indirect Address Register
initiates an access to the internal RAM. When RWB is set to logic 1, an indirect read access
to the RAM is initiated. The data from the addressed location in the internal RAM will be
transferred to the Indirect Data Register. When RWB is set to logic 0, an indirect write access
to the RAM is initiated. The data from the Indirect Data Register will be transferred to the
addressed location in the internal RAM.
BUSY:
The active high RAM busy (BUSY) bit reports if a previously initiated indirect access to the
internal RAM has been completed. BUSY is set to logic 1 upon writing to the Indirect Address
Register. BUSY is set to logic 0, upon completion of the RAM access. This register should
be polled to determine when new data is available in the Indirect Data Register.