參數(shù)資料
型號: OMAP5910(DSP)
英文描述: Dual-Core Processor
中文描述: 雙核處理器
文件頁數(shù): 126/160頁
文件大小: 1997K
代理商: OMAP5910(DSP)
Electrical Specifications
114
August 2002 Revised August 2003
SPRS197B
Table 511. EMIFS/Flash Interface Switching Characteristics
NO.
PARAMETER
DVDD5 = 1.8 V
Nominal
DVDD5 = 2.75 V
Nominal
DVDD5 = 3.3 V
Nominal
UNIT
MIN
MAX
MIN
MAX
MIN
MAX
F1
td(CLKHCSV)
Delay time,
FLASH.CLK high
to FLASH.CSx
transition
async
modes
0
0
0
ns
sync
modes
1
12
1
11
1
10
F2
td(CLKHBEV)
Delay time,
FLASH.CLK high
to FLASH.BEx
valid
async
modes
9
2
9
2
9
2
ns
sync
modes
1
4
1
4
1
3
F3
td(CLKHBEIV)
Delay time,
FLASH.CLK high
to FLASH.BEx
invalid
async
modes
9
2
9
2
9
2
ns
sync
modes
1
4
1
4
1
3
F4
td(CLKHAV)
Delay time,
FLASH.CLK high
to address valid
async
modes
7
6
7
6
7
6
ns
sync
modes
1
9
0
8
0
7
F5
td(CLKHAIV)
Delay time,
FLASH.CLK high
to address invalid
async
modes
7
6
7
6
7
6
ns
sync
modes
1
9
1
8
1
7
F8
td(CLKHADV)
Delay time,
FLASH.CLK high
to FLASH.ADV
transition
async
modes
10
1
10
1
9
1
ns
sync
modes
1
3
1
3
1
2
F9
td(CLKHOEV)
Delay time,
FLASH.CLK high
to FLASH.OE
transition
async
modes
8
1
8
1
8
1
ns
sync
modes
1
4
1
3
1
3
F12
td(CLKHWEV)
Delay time,
FLASH.CLK high
to FLASH.WE
transition
async
modes
8
1
8
1
8
1
ns
sync
modes
1
4
1
3
1
3
F13
td(CLKHWDV)
Delay time,
FLASH.CLK high
to write data valid
async
modes
15
7
15
7
14
7
ns
sync
modes
4
7
3
6
3
6
F14
td(CLKHWDIV)
Delay time,
FLASH.CLK high
to write data
invalid
async
modes
15
7
15
7
15
7
ns
sync
modes
4
7
3
6
3
6
F15
td(CLKHDHZ)
Delay time, FLASH.CLK high
to data bus high-impedance
16
15
14
ns
F16
td(CLKHDLZ)
Delay time, FLASH.CLK high
to data bus driven
4
7
3
6
3
6
ns
F17
td(CLKHBAAV)
Delay time, FLASH.CLK high
to FLASH.BAA transition
1 + 0.5P
8 + 0.5P
1 + 0.5P
7.5 + 0.5P
1 + 0.5P
7.5 + 0.5P
ns
Data is referenced to the internal FLASH.CLK. For async modes, td(CLKHCSV) with respect to internal FLASH.CLK is given as 0 to allow for other
signals reference to FLASH.CSx. The external FLASH.CLK is disabled for async modes.
P = period of undivided Traffic Controller clock regardless of FLASH.CLK divider configuration
相關(guān)PDF資料
PDF描述
OMAP5910(RISC) Dual-Core Processor
OMC506 Closed Loop Speed Controller For 3-Phase Brushless DC Motor MP-3T Package
OMC507 5 Amp. Push-Pull 3-Phase Brushless DC Motor Controller Driver(5A,推挽三相無刷直流電機控制驅(qū)動器)
OMC510 36V Hi-Rel Three-Phase Brushless DC Motor Controller in a PCB-1 package
OMC510 DSP-Based Three-Phase Brushless DC Motor Controller(基于DSP的三相無刷直流電機控制器)
相關(guān)代理商/技術(shù)參數(shù)
參數(shù)描述
OMAP5910GGZG1 制造商:Rochester Electronics LLC 功能描述:- Bulk
OMAP5910GGZG2 制造商:Rochester Electronics LLC 功能描述:- Bulk
OMAP5910JGDY1R 功能描述:IC OMAP DUAL-CORE PROC 289-BGA RoHS:是 類別:集成電路 (IC) >> 嵌入式 - 微處理器 系列:OMAP-59xx 標準包裝:60 系列:SCC 處理器類型:Z380 特點:全靜電 Z380 CPU 速度:20MHz 電壓:5V 安裝類型:表面貼裝 封裝/外殼:144-LQFP 供應(yīng)商設(shè)備封裝:144-LQFP 包裝:托盤
OMAP5910JGDY2 功能描述:數(shù)字信號處理器和控制器 - DSP, DSC Applications Proc RoHS:否 制造商:Microchip Technology 核心:dsPIC 數(shù)據(jù)總線寬度:16 bit 程序存儲器大小:16 KB 數(shù)據(jù) RAM 大小:2 KB 最大時鐘頻率:40 MHz 可編程輸入/輸出端數(shù)量:35 定時器數(shù)量:3 設(shè)備每秒兆指令數(shù):50 MIPs 工作電源電壓:3.3 V 最大工作溫度:+ 85 C 封裝 / 箱體:TQFP-44 安裝風(fēng)格:SMD/SMT
OMAP5910JGZG1 制造商:Texas Instruments 功能描述: