參數(shù)資料
型號: MT18VDVF6472DG-265XX
元件分類: DRAM
英文描述: 64M X 72 DDR DRAM MODULE, 0.75 ns, DMA184
封裝: DIMM-184
文件頁數(shù): 20/38頁
文件大小: 713K
代理商: MT18VDVF6472DG-265XX
PDF: 09005aef81c73825/Source: 09005aef81c73837
Micron Technology, Inc., reserves the right to change products or specifications without notice.
DVF18C64_128x72D_2.fm - Rev. A 8/05 EN
27
2003, 2004, 2005 Micron Technology, Inc. All rights reserved.
512MB, 1GB: (x72, DR) 184-Pin DDR VLP RDIMM
Initialization
To ensure device operation the DRAM must be initialized as described below:
1. Simultaneously apply power to VDD and VDDQ.
2. Apply VREF and then VTT power.
3. Assert and hold CKE at a LVCMOS logic LOW.
4. Provide stable clock signals.
5. Wait at least 200s.
6. Bring CKE high and provide at least one NOP or DESELECT command. At this point
the CKE input changes from a LVCMOS input to a SSTL2 input only, and will remain a
SSTL_2 input unless a power cycle occurs.
7. Perform a PRECHARGE ALL command.
8. Wait at least tRP time, during which NOP or DESELECT commands must be given.
9. Using the LMR command program the extended mode register (E0 = 0 to enable the
DLL and E1 = 0 for normal drive or E1 = 1 for reduced drive, E2 through En must be set
to 0; where n = most significant bit).
10. Wait at least tMRD time; only NOP or DESELECT commands are allowed.
11. Using the LMR command, program the mode register to set operating parameters
and to reset the DLL. At least 200 clock cycles are required between a DLL reset and
any READ command.
12. Wait at least tMRD time; only NOP or DESELECT commands are allowed.
13. Issue a PRECHARGE ALL command.
14. Wait at least tRP time; only NOP or DESELECT commands are allowed.
15. Issue an AUTO REFRESH command (this may be moved prior to step 13).
16. Wait at least tRFC time; only NOP or DESELECT commands are allowed.
17. Issue an AUTO REFRESH command (this may be moved prior to step 13).
18. Wait at least tRFC time: only NOP or DESELECT commands are allowed.
19. Although not required by the Micron device, JEDEC requires a LMR command to clear
the DLL bit (set M8 = 0). If a LMR command is issued the same operating parameters
should be utilized as in step 11.
20. Wait at least tMRD time; only NOP or DESELECT commands are allowed.
At this point the module is ready for any valid command. Please note that 200 clock
cycles must pass between step 11 (DLL Reset) and any READ command.
相關(guān)PDF資料
PDF描述
MT2S3216D-20 32K X 16 MULTI DEVICE SRAM MODULE, 20 ns, DMA40
MT46H256M32LFCM-5:A 256M X 32 DDR DRAM, 5 ns, PBGA90
MT46H256M32L2JV-75IT:A 256M X 32 DDR DRAM, 6 ns, PBGA168
MT46H256M32L4CM-54IT:A 256M X 32 DDR DRAM, 5 ns, PBGA90
MT46H256M32L4MC-54AT:A 256M X 32 DDR DRAM, 5 ns, PBGA240
相關(guān)代理商/技術(shù)參數(shù)
參數(shù)描述
MT-19 功能描述:TERM BARRIER 19CIRC DUAL ROW RoHS:是 類別:連接器,互連式 >> 接線座 - 隔板塊 系列:M 標(biāo)準(zhǔn)包裝:10 系列:Beau™ 38780 端接塊類型:阻隔塊 電路數(shù):15 導(dǎo)線入口數(shù)目:30 間距:0.438"(11.12mm) 行數(shù):2 電流:15A 電壓:300V 線規(guī):14-22 AWG 頂部端子:螺釘 底部端子:焊片 阻擋層類型:雙壁(雙) 特點(diǎn):法蘭 顏色:黑 包裝:散裝 安裝類型:通孔 工作溫度:- 材料 - 絕緣體:聚對苯二甲酸丁二酯(PBT),玻璃纖維增強(qiáng)型 材料可燃性額定值:UL94 V-0 其它名稱:038780-111538780-1115387801115
MT190A 制造商:Black Box Corporation 功能描述:SMART 64K CSU/DSU
MT190AD130 制造商:BLACK BOX 功能描述:64K CSU/DSU
MT190A-D48 制造商:Black Box Corporation 功能描述:Smart 64K CSU/DSUs, 24 48-VDC
MT190A-D48-W1 制造商:Black Box Corporation 功能描述:1 YEAR WARRANTY FOR MT190A-D48