
257
7682C–AUTO–04/08
AT90CAN32/64/128
19.10.9
CAN Bit Timing Register 2 - CANBT2
Bit 7– Reserved Bit
This bit is reserved for future use. For compatibility with future devices, it must be written to zero
when CANBT2 is written.
Bit 6:5 – SJW1:0: Re-Synchronization Jump Width
To compensate for phase shifts between clock oscillators of different bus controllers, the control-
ler must re-synchronize on any relevant signal edge of the current transmission.
The synchronization jump width defines the maximum number of clock cycles. A bit period may
be shortened or lengthened by a re-synchronization.
Bit 4 – Reserved Bit
This bit is reserved for future use. For compatibility with future devices, it must be written to zero
when CANBT2 is written.
Bit 3:1 – PRS2:0: Propagation Time Segment
This part of the bit time is used to compensate for the physical delay times within the network. It
is twice the sum of the signal propagation time on the bus line, the input comparator delay and
the output driver delay.
Bit 0 – Reserved Bit
This bit is reserved for future use. For compatibility with future devices, it must be written to zero
when CANBT2 is written.
19.10.10 CAN Bit Timing Register 3 - CANBT3
Bit 7– Reserved Bit
This bit is reserved for future use. For compatibility with future devices, it must be written to zero
when CANBT3 is written.
Bit 6:4 – PHS22:0: Phase Segment 2
This phase is used to compensate for phase edge errors. This segment may be shortened by
the re-synchronization jump width. PHS2[2..0] shall be ≥1 and ≤PHS1[2..0] (c.f.
Section 19.2.3Bit
7
6
5
4
3
2
1
0
-
SJW1
SJW0
-
PRS2
PRS1
PRS0
-
CANBT2
Read/Write
-
R/W
-
R/W
-
Initial Value
-
0
-
0
-
Tsjw = Tscl x (SJW [1:0] +1)
Tprs = Tscl x (PRS [2:0] + 1)
Bit
7
6
5
4
3
2
1
0
-
PHS22
PHS21
PHS20
PHS12
PHS11
PHS10
SMP
CANBT3
Read/Write
-
R/W
Initial Value
-
0
Tphs2 = Tscl x (PHS2 [2:0] + 1)