![](http://datasheet.mmic.net.cn/Freescale-Semiconductor/MCF5272VF66J_datasheet_98909/MCF5272VF66J_189.png)
Chip Select Module
MCF5272 ColdFire Integrated Microprocessor User’s Manual, Rev. 3
Freescale Semiconductor
8-5
8.2.2
Chip Select Option Registers (CSOR0–CSOR7)
CSOR0–CSOR7,
Figure 8-2, are used to configure the address mask, additional setup/hold, extended burst
capability, wait states, and read/write access.
Table 8-4. Chip Select Memory Address Decoding Priority
Priority
Chip Select
Highest
Chip select 0
Chip select 1
Chip select 2
Chip select 3
Chip select 4
Chip select 5
Chip select 6
Lowest
Chip select 7
31
12
11
10
9
8
7
6
2
1
0
Field
BAM
ASET WRAH RDAH EXTBURST
—
WS
RW
MRW
Reset
0xFFFF_F078
R/W
Addr
0x044 (CSOR0); 0x04C (CSOR1); 0x054 (CSOR2); 0x05C (CSOR3);
0x064 (CSOR4); 0x06C (CSOR5); 0x074 (CSOR6); 0x07C (CSOR7)
Figure 8-2. Chip Select Option Registers (CSORn)
Table 8-5. CSORn Field Descriptions
Name
Description
31–12
BAM
Address mask. Masks equivalent CSOR[BA] bits. The BAM setting chooses which BA bits to compare
with the corresponding address bit to determine a match.
0 Mask address bit
1 Compare address bit
11
ASET
Address setup enable. Controls assertion of chip select with respect to assertion of a valid address that
hits in the chip select address space.
0 Assert chip select on the rising edge of CLK that address is asserted.
1 Delay assertion of chip select for one CLK cycle after address is asserted. During write transfers,
both chip select and R/W are delayed by 1 clock cycle.
R/W asserts 1 clock cycle after assertion of the chip select.
10
WRAH
Controls the address, data, and attribute hold time after the termination, internal or external with TA, of
a write cycle that hits in the chip select address space.
0 Do not hold address, data, and attribute signals an extra cycle after chip select and R/W negate on
writes.
1 Hold address, data, and attribute signals an extra cycle after CSx and R/W negate on writes.