參數(shù)資料
型號: MB8117805B-50
廠商: Fujitsu Limited
英文描述: CMOS 2M ×8 BIT Hyper Page Mode Dynamic RAM(CMOS 2M ×8 位超級頁面存取模式動態(tài)RAM)
中文描述: 的CMOS 200萬× 8位超頁模式動態(tài)RAM的CMOS(200萬× 8位超級頁面存取模式動態(tài)內(nèi)存)
文件頁數(shù): 26/29頁
文件大小: 574K
代理商: MB8117805B-50
26
MB8117805B-50/-60
CAS
Fig. 19 – CAS-BEFORE-RAS REFRESH COUNTER TEST CYCLE
V
IH
V
IL
V
IH
V
IL
RAS
A
0
to A
10
V
IH
V
IL
V
IH
V
IL
V
IH
V
IL
V
OH
V
OL
V
IH
V
IL
WE
DQ
(Input)
OE
DESCRIPTION
A special timing sequence using the CAS-before-RAS refresh counter test cycle provides a convenient method to verify the function
of CAS-before-RAS refresh circuitry. If a CAS-before-RAS refresh cycle CAS makes a transition from High to Low while RAS is held
Low, read and write operations are enabled as shown above. Row and column addresses are defined as follows:
Row Address: Bits A
0
through A
10
are defined by the on-chip refresh counter.
Column Address: Bits A
0
through A
9
are defined by latching levels on A
0
to A
9
at the second falling edge of CAS.
The CAS-before-RAS Counter Test procedure is as follows ;
1) Initialize the internal refresh address counter by using 8 RAS-only refresh cycles.
2) Use the same column address throughout the test.
3) Write “0” to all 2,048 row addresses at the same column address by using normal write cycles.
4) Read “0” written in procedure 3) and check; simultaneously write “1” to the same addresses by using CAS-before-
RAS refresh counter test (read-modify-write cycles). Repeat this procedure 2,048 times with addresses generated
by the internal refresh address counter.
5) Read and check data written in procedure 4) by using normal read cycle for all 2,048 memory locations.
6) Reverse test data and repeat procedures 3), 4), and 5).
DQ
(Output)
t
CSR
t
RP
t
RCS
t
FCAH
t
ASC
t
WP
t
CHR
t
FRSH
t
RWL
t
FCWD
t
DH
t
DS
t
DZC
t
OED
t
ON
t
OEA
t
DZO
t
OEZ
t
OEH
t
FCAC
t
FCAS
t
CP
t
CWL
COLUMN ADDRESSES
VALID DATA IN
HIGH-Z
HIGH-Z
HIGH-Z
MB8117805B-60
Min
.
MB8117805B-50
Min.
Unit
Parameter
Max.
55
ns
No
.
Max.
45
69
70
71
72
73
Symbol
(At recommended operating conditions unless otherwise noted.)
CAS to WE Delay Time
CAS Pulse Width
RAS Hold Time
35
70
50
50
ns
35
63
45
45
Column Address Hold Time
ns
ns
ns
Access Time from CAS
t
FCAC
t
FCAH
t
FCWD
t
FCAS
t
FRSH
Note:
Assumes that CAS-before-RAS refresh counter test cycle only.
Valid Data
“H” or “L” level (excluding Address and DQ)
“H” or “L” level, “H”
“L” or “L”
“H” transition
(Address and DQ)
相關(guān)PDF資料
PDF描述
MB8117805B-60 CMOS 2M ×8 BIT Hyper Page Mode Dynamic RAM(CMOS 2M ×8 位超級頁面存取模式動態(tài)RAM)
MB8118160A-60 CMOS 1M×16 BIT Fast Page Mode Dynamic RAM(CMOS 1M×16 位快速頁面存取模式動態(tài)RAM)
MB8118160A-70 CMOS 1M×16 BIT Fast Page Mode Dynamic RAM(CMOS 1M×16 位快速頁面存取模式動態(tài)RAM)
MB8118165B-50 CMOS 1M ×16 BIT Hyper Page Mode Dynamic RAM(CMOS 1M ×16 位超級頁面存取模式動態(tài)RAM)
MB8118165B-60 CMOS 1M ×16 BIT Hyper Page Mode Dynamic RAM(CMOS 1M ×16 位超級頁面存取模式動態(tài)RAM)
相關(guān)代理商/技術(shù)參數(shù)
參數(shù)描述
MB812 功能描述:ACCY MOUNT BMM 3/4 58A RoHS:是 類別:RF/IF 和 RFID >> RF配件 系列:* 標(biāo)準(zhǔn)包裝:1 系列:*
MB812.833 功能描述:ACCY MOUNT BMM 3/4 58A RoHS:是 類別:RF/IF 和 RFID >> RF配件 系列:* 標(biāo)準(zhǔn)包裝:1 系列:*
MB-8120 制造商:Maxxtro 功能描述:
MB81256-10 制造商:FUJITSU 功能描述:256K X 1 PAGE MODE DRAM, 100 ns, CQCC18
MB81256-10P 制造商:FUGITSU 功能描述:Dynamic RAM, Page Mode, 256K x 1, 16 Pin, Plastic, DIP 制造商:Fuji Electric 功能描述:Dynamic RAM, Page Mode, 256K x 1, 16 Pin, Plastic, DIP 制造商:FUJITSU 功能描述:Dynamic RAM, Page Mode, 256K x 1, 16 Pin, Plastic, DIP