參數(shù)資料
型號: HW-V5GBE-DK-UNI-G-PROMO2
廠商: Xilinx Inc
文件頁數(shù): 89/91頁
文件大?。?/td> 0K
描述: KIT DEV V5 LXT GIGABIT ETHERNET
產(chǎn)品變化通告: Product Notice_Dev Systems Product
標(biāo)準(zhǔn)包裝: 1
系列: Virtex®
類型: 開發(fā)套件
適用于相關(guān)產(chǎn)品: XC5VLX50T
所含物品: 板和軟件
Virtex-5 FPGA Data Sheet: DC and Switching Characteristics
DS202 (v5.3) May 5, 2010
Product Specification
9
LVPECL DC Specifications (LVPECL_25)
These values are valid when driving a 100
Ω differential load only, i.e., a 100Ω resistor between the two receiver pins. The
VOH levels are 200 mV below standard LVPECL levels and are compatible with devices tolerant of lower common-mode
ranges. Table 11 summarizes the DC output specifications of LVPECL. For more information on using LVPECL
, see UG190:
Virtex-5 FPGA User Guide, Chapter 6, SelectIO Resources.
PowerPC 440 Switching Characteristics
Consult the Embedded Processor Block in Virtex-5 FPGAs Reference Guide for further information.
Table 11: LVPECL DC Specifications
Symbol
DC Parameter
Min
Typ
Max
Units
VOH
Output High Voltage
VCC – 1.025
1.545
VCC –0.88
V
VOL
Output Low Voltage
VCC – 1.81
0.795
VCC –1.62
V
VICM
Input Common-Mode Voltage
0.6
2.2
V
VIDIFF
Differential Input Voltage(1,2)
0.100
1.5
V
Notes:
1.
Recommended input maximum voltage not to exceed VCCO +0.2V.
2.
Recommended input minimum voltage not to go below –0.5V.
Table 12: Processor Block Switching Characteristics
Clock Name
Description
Speed Grade
Units
-3
-2
-1
CPMC440CLK
CPU clock
550
475
400
MHz
CPMINTERCONNECTCLK
Xbar clock
366.6
316.6
266.6
MHz
CPMPPCS0PLBCLK
Slave 0 PLB clock(1)
183.3
158.3
133.3
MHz
CPMPPCS1PLBCLK
Slave 1 PLB clock(1)
183.3
158.3
133.3
MHz
CPMPPCMPLBCLK
Master PLB clock(1)
183.3
158.3
133.3
MHz
CPMMCCLK
Memory interface clock(1)(2)
366.6
316.6
266.6
MHz
CPMFCMCLK
FCM clock(1)
275
237.5
200
MHz
CPMDCRCLK
FPGA logic DCR clock(1)
183.3
158.3
133.3
MHz
CPMDMA0LLCLK
DMA0 LL clock(1)
250
200
MHz
CPMDMA1LLCLK
DMA1 LL clock(1)
250
200
MHz
CPMDMA2LLCLK
DMA2 LL clock(1)
250
200
MHz
CPMDMA3LLCLK
DMA3 LL clock(1)
250
200
MHz
JTGC440TCK
JTAG clock
50
MHz
CPMC440TIMERCLOCK
Timer clock
275
237.5
200
MHz
Notes:
1.
Typical bus frequencies are provided for reference only, actual frequencies are user-design dependent.
2.
Refer to DS567 for maximum clock speed of designs using the DDR2 Memory Controller for PowerPC 440 Processors.
相關(guān)PDF資料
PDF描述
RBC12DCMI-S288 CONN EDGECARD 24POS .100 EXTEND
AMC06DRXH CONN EDGECARD 12POS .100 DIP SLD
GCC17DCST-S288 CONN EDGECARD 34POS .100 EXTEND
VI-B0M-EX-S CONVERTER MOD DC/DC 10V 75W
ISC1812BN1R2K INDUCTOR WW 1.2UH 10% 1812
相關(guān)代理商/技術(shù)參數(shù)
參數(shù)描述
HW-V5-ML501-UNI-G 功能描述:EVALUATION PLATFORM VIRTEX-5 RoHS:是 類別:編程器,開發(fā)系統(tǒng) >> 通用嵌入式開發(fā)板和套件(MCU、DSP、FPGA、CPLD等) 系列:Virtex®-5 LX 標(biāo)準(zhǔn)包裝:1 系列:PICDEM™ 類型:MCU 適用于相關(guān)產(chǎn)品:PIC10F206,PIC16F690,PIC16F819 所含物品:板,線纜,元件,CD,PICkit 編程器 產(chǎn)品目錄頁面:659 (CN2011-ZH PDF)
HW-V5-ML501-UNI-G-J 功能描述:EVALUATION PLATFORM VIRTEX-5 RoHS:是 類別:編程器,開發(fā)系統(tǒng) >> 通用嵌入式開發(fā)板和套件(MCU、DSP、FPGA、CPLD等) 系列:Virtex®-5 LX 標(biāo)準(zhǔn)包裝:1 系列:PICDEM™ 類型:MCU 適用于相關(guān)產(chǎn)品:PIC10F206,PIC16F690,PIC16F819 所含物品:板,線纜,元件,CD,PICkit 編程器 產(chǎn)品目錄頁面:659 (CN2011-ZH PDF)
HW-V5-ML505-UNI-G 制造商:Xilinx 功能描述:HARDWARE, VIRTEX-5 ML505 EVALUATION PLATFORM, UNIVERSAL - Bulk 制造商:Xilinx 功能描述:XLXHW-V5-ML505-UNI-G EVALUATION KIT 制造商:Xilinx 功能描述:KIT EVAL PLATFORM VIRTEX-5 LXT ML505
HW-V5-ML505-UNI-G-J 功能描述:VIRTEX-5 LXT ML505 EVAL PLATFORM RoHS:是 類別:編程器,開發(fā)系統(tǒng) >> 通用嵌入式開發(fā)板和套件(MCU、DSP、FPGA、CPLD等) 系列:Virtex®-5 LXT 標(biāo)準(zhǔn)包裝:1 系列:PICDEM™ 類型:MCU 適用于相關(guān)產(chǎn)品:PIC10F206,PIC16F690,PIC16F819 所含物品:板,線纜,元件,CD,PICkit 編程器 產(chǎn)品目錄頁面:659 (CN2011-ZH PDF)
HW-V5-ML506-UNI-G 功能描述:EVALUATION PLATFORM VIRTEX-5 RoHS:是 類別:編程器,開發(fā)系統(tǒng) >> 通用嵌入式開發(fā)板和套件(MCU、DSP、FPGA、CPLD等) 系列:Virtex®-5 SXT 標(biāo)準(zhǔn)包裝:1 系列:PICDEM™ 類型:MCU 適用于相關(guān)產(chǎn)品:PIC10F206,PIC16F690,PIC16F819 所含物品:板,線纜,元件,CD,PICkit 編程器 產(chǎn)品目錄頁面:659 (CN2011-ZH PDF)