參數(shù)資料
型號: HW-V5GBE-DK-UNI-G-PROMO2
廠商: Xilinx Inc
文件頁數(shù): 82/91頁
文件大小: 0K
描述: KIT DEV V5 LXT GIGABIT ETHERNET
產(chǎn)品變化通告: Product Notice_Dev Systems Product
標準包裝: 1
系列: Virtex®
類型: 開發(fā)套件
適用于相關產(chǎn)品: XC5VLX50T
所含物品: 板和軟件
Virtex-5 FPGA Data Sheet: DC and Switching Characteristics
DS202 (v5.3) May 5, 2010
Product Specification
83
Source-Synchronous Switching Characteristics
The parameters in this section provide the necessary values for calculating timing budgets for Virtex-5 FPGA
source-synchronous transmitter and receiver data-valid windows.
Table 98: Duty Cycle Distortion and Clock-Tree Skew
Symbol
Description
Device
Speed Grade
Units
-3
-2
-1
TDCD_CLK
Global Clock Tree Duty Cycle Distortion(1)
All
0.12
ns
TCKSKEW
Global Clock Tree Skew(2)
XC5VLX20T
N/A
0.24
0.25
ns
XC5VLX30
0.21
0.22
ns
XC5VLX30T
0.21
0.22
ns
XC5VLX50
0.26
0.27
0.28
ns
XC5VLX50T
0.26
0.27
0.28
ns
XC5VLX85
0.42
0.43
0.45
ns
XC5VLX85T
0.42
0.43
0.45
ns
XC5VLX110
0.48
0.50
0.51
ns
XC5VLX110T
0.48
0.50
0.51
ns
XC5VLX155
0.82
0.85
0.88
ns
XC5VLX155T
0.82
0.85
0.88
ns
XC5VLX220
N/A
1.07
1.10
ns
XC5VLX220T
N/A
1.07
1.10
ns
XC5VLX330
N/A
1.25
1.29
ns
XC5VLX330T
N/A
1.25
1.29
ns
XC5VSX35T
0.38
0.39
ns
XC5VSX50T
0.43
0.44
0.45
ns
XC5VSX95T
N/A
0.72
0.74
ns
XC5VSX240T
N/A
1.32
1.36
ns
XC5VTX150T
N/A
0.70
0.73
ns
XC5VTX240T
N/A
0.97
1.00
ns
XC5VFX30T
0.34
0.35
ns
XC5VFX70T
0.41
0.42
0.43
ns
XC5VFX100T
0.82
0.84
0.86
ns
XC5VFX130T
0.82
0.84
0.86
ns
XC5VFX200T
N/A
1.24
1.29
ns
TDCD_BUFIO
I/O clock tree duty cycle distortion
All
0.10
ns
TBUFIOSKEW
I/O clock tree skew across one clock region
All
0.07
0.08
ns
TDCD_BUFR
Regional clock tree duty cycle distortion
All
0.25
ns
Notes:
1.
These parameters represent the worst-case duty cycle distortion observable at the pins of the device using LVDS output buffers. For cases
where other I/O standards are used, IBIS can be used to calculate any additional duty cycle distortion that might be caused by asymmetrical
rise/fall times.
2.
The TCKSKEW value represents the worst-case clock-tree skew observable between sequential I/O elements. Significantly less clock-tree
skew exists for I/O registers that are close to each other and fed by the same or adjacent clock-tree branches. Use the Xilinx FPGA_Editor
and Timing Analyzer tools to evaluate clock skew specific to the application.
相關PDF資料
PDF描述
RBC12DCMI-S288 CONN EDGECARD 24POS .100 EXTEND
AMC06DRXH CONN EDGECARD 12POS .100 DIP SLD
GCC17DCST-S288 CONN EDGECARD 34POS .100 EXTEND
VI-B0M-EX-S CONVERTER MOD DC/DC 10V 75W
ISC1812BN1R2K INDUCTOR WW 1.2UH 10% 1812
相關代理商/技術參數(shù)
參數(shù)描述
HW-V5-ML501-UNI-G 功能描述:EVALUATION PLATFORM VIRTEX-5 RoHS:是 類別:編程器,開發(fā)系統(tǒng) >> 通用嵌入式開發(fā)板和套件(MCU、DSP、FPGA、CPLD等) 系列:Virtex®-5 LX 標準包裝:1 系列:PICDEM™ 類型:MCU 適用于相關產(chǎn)品:PIC10F206,PIC16F690,PIC16F819 所含物品:板,線纜,元件,CD,PICkit 編程器 產(chǎn)品目錄頁面:659 (CN2011-ZH PDF)
HW-V5-ML501-UNI-G-J 功能描述:EVALUATION PLATFORM VIRTEX-5 RoHS:是 類別:編程器,開發(fā)系統(tǒng) >> 通用嵌入式開發(fā)板和套件(MCU、DSP、FPGA、CPLD等) 系列:Virtex®-5 LX 標準包裝:1 系列:PICDEM™ 類型:MCU 適用于相關產(chǎn)品:PIC10F206,PIC16F690,PIC16F819 所含物品:板,線纜,元件,CD,PICkit 編程器 產(chǎn)品目錄頁面:659 (CN2011-ZH PDF)
HW-V5-ML505-UNI-G 制造商:Xilinx 功能描述:HARDWARE, VIRTEX-5 ML505 EVALUATION PLATFORM, UNIVERSAL - Bulk 制造商:Xilinx 功能描述:XLXHW-V5-ML505-UNI-G EVALUATION KIT 制造商:Xilinx 功能描述:KIT EVAL PLATFORM VIRTEX-5 LXT ML505
HW-V5-ML505-UNI-G-J 功能描述:VIRTEX-5 LXT ML505 EVAL PLATFORM RoHS:是 類別:編程器,開發(fā)系統(tǒng) >> 通用嵌入式開發(fā)板和套件(MCU、DSP、FPGA、CPLD等) 系列:Virtex®-5 LXT 標準包裝:1 系列:PICDEM™ 類型:MCU 適用于相關產(chǎn)品:PIC10F206,PIC16F690,PIC16F819 所含物品:板,線纜,元件,CD,PICkit 編程器 產(chǎn)品目錄頁面:659 (CN2011-ZH PDF)
HW-V5-ML506-UNI-G 功能描述:EVALUATION PLATFORM VIRTEX-5 RoHS:是 類別:編程器,開發(fā)系統(tǒng) >> 通用嵌入式開發(fā)板和套件(MCU、DSP、FPGA、CPLD等) 系列:Virtex®-5 SXT 標準包裝:1 系列:PICDEM™ 類型:MCU 適用于相關產(chǎn)品:PIC10F206,PIC16F690,PIC16F819 所含物品:板,線纜,元件,CD,PICkit 編程器 產(chǎn)品目錄頁面:659 (CN2011-ZH PDF)