參數(shù)資料
型號(hào): GS8161Z18DGD-200IVT
廠商: GSI TECHNOLOGY
元件分類: SRAM
英文描述: 1M X 18 ZBT SRAM, 6.5 ns, PBGA165
封裝: ROHS COMPLIANT, FPBGA-165
文件頁(yè)數(shù): 3/35頁(yè)
文件大?。?/td> 488K
代理商: GS8161Z18DGD-200IVT
GS8161ZxxD(GT/D)-xxxV
Specifications cited are subject to change without notice. For latest documentation see http://www.gsitechnology.com.
Rev: 1.00 6/2011
11/35
2011, GSI Technology
Preliminary
Synchronous Truth Table
Operation
Type
Address
CK
CKE
ADV
W Bx
E1
E2
E3
G
ZZ
DQ
Notes
Read Cycle, Begin Burst
R
External
L-H
L
H
X
L
H
L
Q
Read Cycle, Continue Burst
B
Next
L-H
L
H
X
L
Q
1,10
NOP/Read, Begin Burst
R
External
L-H
L
H
X
L
H
L
H
L
High-Z
2
Dummy Read, Continue Burst
B
Next
L-H
L
H
X
H
L
High-Z
1,2,10
Write Cycle, Begin Burst
W
External
L-H
L
H
L
X
L
D
3
Write Abort, Begin Burst
D
None
L-H
L
H
L
H
L
X
L
High-Z
1
Write Cycle, Continue Burst
B
Next
L-H
L
H
X
L
X
L
D
1,3,10
Write Abort, Continue Burst
B
Next
L-H
L
H
X
H
X
L
High-Z 1,2,3,10
Deselect Cycle, Power Down
D
None
L-H
L
X
H
X
L
High-Z
Deselect Cycle, Power Down
D
None
L-H
L
X
H
X
L
High-Z
Deselect Cycle, Power Down
D
None
L-H
L
X
L
X
L
High-Z
Deselect Cycle, Continue
D
None
L-H
L
H
X
L
High-Z
1
Sleep Mode
None
X
H
High-Z
Clock Edge Ignore, Stall
Current
L-H
H
X
L
-
4
Notes:
1. Continue Burst cycles, whether read or write, use the same control inputs. A Deselect continue cycle can only be entered into if a Deselect
cycle is executed first.
2. Dummy Read and Write abort can be considered NOPs because the SRAM performs no operation. A Write abort occurs when the W pin is
sampled low but no Byte Write pins are active so no write operation is performed.
3. G can be wired low to minimize the number of control signals provided to the SRAM. Output drivers will automatically turn off during write
cycles.
4. If CKE High occurs during a pipelined read cycle, the DQ bus will remain active (Low Z). If CKE High occurs during a write cycle, the bus
will remain in High Z.
5.
X = Don’t Care; H = Logic High; L = Logic Low; Bx = High = All Byte Write signals are high; Bx = Low = One or more Byte/Write signals
are Low
6. All inputs, except G and ZZ must meet setup and hold times of rising clock edge.
7. Wait states can be inserted by setting CKE high.
8. This device contains circuitry that ensures all outputs are in High Z during power-up.
9. A 2-bit burst counter is incorporated.
10. The address counter is incriminated for all Burst continue cycles.
相關(guān)PDF資料
PDF描述
GS8161Z18DT-250IV 1M X 18 ZBT SRAM, 5.5 ns, PQFP100
GS8161Z18DT-200T 1M X 18 ZBT SRAM, 6.5 ns, PQFP100
GS816218 1M x 18, 512K x 36 18Mb S/DCD Sync Burst SRAMs
GS816236D-150IT 512K X 36 CACHE SRAM, 7.5 ns, PBGA165
GS816236B-133IT 512K X 36 CACHE SRAM, 8.5 ns, PBGA119
相關(guān)代理商/技術(shù)參數(shù)
參數(shù)描述
GS8161Z18DGD-200V 制造商:GSI Technology 功能描述:165 BGA - Bulk
GS8161Z18DGD-250 制造商:GSI Technology 功能描述:165 BGA - Bulk
GS8161Z18DGD-375 制造商:GSI Technology 功能描述:165 BGA - Bulk
GS8161Z18DGD-375I 制造商:GSI Technology 功能描述:165 BGA - Bulk
GS8161Z18DGT-150 制造商:GSI Technology 功能描述:100 TQFP - Bulk