參數(shù)資料
型號(hào): CYDD09S36V18-200BBXC
廠商: CYPRESS SEMICONDUCTOR CORP
元件分類: SRAM
英文描述: 128K X 72 DUAL-PORT SRAM, 7.2 ns, PBGA256
封裝: 17 X 17 MM, 1 MM PITCH, LEAD FREE, MO-192, FBGA-256
文件頁(yè)數(shù): 12/53頁(yè)
文件大?。?/td> 2422K
代理商: CYDD09S36V18-200BBXC
FullFlex
Document #: 38-06072 Rev. *I
Page 2 of 53
Notes:
1. The CYDD36S18V18 device has 20 address bits. The CYDD36S36V18, and the CYDD18S18V18 devices have 19 address bits. The CYDD18S72V18,
CYDD18S36V18, and the CYDD09S18V18 devices have 18 address bits. The CYDD09S72V18, CYDD04S18V18, and the CYDD09S36V18 devices have 17
address bits. The CYDD04S36V18 and the CYDD04S72V18 devices have 16 address bits.
2. The FullFlex72 family of devices has 72 data lines. The FullFlex36 family of devices has 36 data lines. The FullFlex18 family of devices has 18 data lines.
3. The FullFlex72 family of devices has eight byte enables. The FullFlex36 family of devices has four byte enables. The FullFlex18 family of devices has two byte
enables.
FTSELL
PORTSTD[1:0]L
DQ[71:0]L
BE [7:0]L
CE0L
CE1L
OEL
R/WL
CQ0L
FTSELR
PORTSTD[1:0]R
DQ [71:0]R
BE [7:0]R
CE0R
CE1R
OER
R/WR
CQ0R
A [19:0]L
CNT/MSKL
ADSL
CNTENL
CNTRSTL
RETL
CNTINTL
CL
A [19:0]R
CNT/MSKR
ADSR
CNTENR
CNTRSTR
RETR
CNTINTR
CR
WRPR
CONFIG Block
IO
Control
IO
Control
Address &
Counter Logic
Address &
Counter Logic
INTL
TRST
TMS
TDI
TDO
TCK
JTAG
MRST
READYR
LowSPDR
READYL
LowSPDL
RESET
LOGIC
INTR
BUSYL
BUSYR
CQ1L
CQ1R
Mailboxes
Collision Detection
Logic
CQ0L
CQ0R
Dual Ported Array
Figure 1. Block Diagram[1,2,3]
WRPL
CR
CL
ZQ0R
ZQ1R
ZQ0L
ZQ1L
CQENL
CQENR
DDRONL
DDRONR
相關(guān)PDF資料
PDF描述
CMUI-67202AL-25 1K X 9 OTHER FIFO, 25 ns, PDSO28
CP20840CPGA299B-0C FPGA, 8400 GATES, CPGA299
CP20840PQFP160B-0C FPGA, 8400 GATES, PQFP160
CP20840PQFP208B-0C FPGA, 8400 GATES, PQFP208
CP20840CPGA223A-1C FPGA, 1685 CLBS, 7100 GATES, CPGA223
相關(guān)代理商/技術(shù)參數(shù)
參數(shù)描述
CYDD09S72V18-167BBXC 功能描述:靜態(tài)隨機(jī)存取存儲(chǔ)器 9M Sync Dual Port 128Kx72 90nm DDR COM RoHS:否 制造商:Cypress Semiconductor 存儲(chǔ)容量:16 Mbit 組織:1 M x 16 訪問(wèn)時(shí)間:55 ns 電源電壓-最大:3.6 V 電源電壓-最小:2.2 V 最大工作電流:22 uA 最大工作溫度:+ 85 C 最小工作溫度:- 40 C 安裝風(fēng)格:SMD/SMT 封裝 / 箱體:TSOP-48 封裝:Tray
CYDD09S72V18-167BBXI 功能描述:靜態(tài)隨機(jī)存取存儲(chǔ)器 9M Sync Dual Port 128Kx72 90nm DDR IND RoHS:否 制造商:Cypress Semiconductor 存儲(chǔ)容量:16 Mbit 組織:1 M x 16 訪問(wèn)時(shí)間:55 ns 電源電壓-最大:3.6 V 電源電壓-最小:2.2 V 最大工作電流:22 uA 最大工作溫度:+ 85 C 最小工作溫度:- 40 C 安裝風(fēng)格:SMD/SMT 封裝 / 箱體:TSOP-48 封裝:Tray
CYDD09S72V18-200BBXC 功能描述:靜態(tài)隨機(jī)存取存儲(chǔ)器 9M Sync Dual Port 128Kx72 90nm DDR COM RoHS:否 制造商:Cypress Semiconductor 存儲(chǔ)容量:16 Mbit 組織:1 M x 16 訪問(wèn)時(shí)間:55 ns 電源電壓-最大:3.6 V 電源電壓-最小:2.2 V 最大工作電流:22 uA 最大工作溫度:+ 85 C 最小工作溫度:- 40 C 安裝風(fēng)格:SMD/SMT 封裝 / 箱體:TSOP-48 封裝:Tray
CYDD18S18V18-167BBC 功能描述:靜態(tài)隨機(jī)存取存儲(chǔ)器 18M Sync Dual Port 512Kx36 90nm DDR COM RoHS:否 制造商:Cypress Semiconductor 存儲(chǔ)容量:16 Mbit 組織:1 M x 16 訪問(wèn)時(shí)間:55 ns 電源電壓-最大:3.6 V 電源電壓-最小:2.2 V 最大工作電流:22 uA 最大工作溫度:+ 85 C 最小工作溫度:- 40 C 安裝風(fēng)格:SMD/SMT 封裝 / 箱體:TSOP-48 封裝:Tray
CYDD18S18V18-167BBXC 功能描述:靜態(tài)隨機(jī)存取存儲(chǔ)器 18M Sync Dual Port 512Kx36 90nm DDR COM RoHS:否 制造商:Cypress Semiconductor 存儲(chǔ)容量:16 Mbit 組織:1 M x 16 訪問(wèn)時(shí)間:55 ns 電源電壓-最大:3.6 V 電源電壓-最小:2.2 V 最大工作電流:22 uA 最大工作溫度:+ 85 C 最小工作溫度:- 40 C 安裝風(fēng)格:SMD/SMT 封裝 / 箱體:TSOP-48 封裝:Tray