參數(shù)資料
型號(hào): AD5590BBCZ
廠商: Analog Devices Inc
文件頁(yè)數(shù): 26/44頁(yè)
文件大?。?/td> 0K
描述: IC ADC I/O PORT-16 AMP 80-CSPBGA
標(biāo)準(zhǔn)包裝: 1
位數(shù): 12
采樣率(每秒): 1M
數(shù)據(jù)接口: DSP,MICROWIRE?,QSPI?,串行,SPI?
轉(zhuǎn)換器數(shù)目: 2
功率耗散(最大): 12.5mW
電壓電源: 單電源
工作溫度: -40°C ~ 85°C
安裝類型: 表面貼裝
封裝/外殼: 80-LFBGA,CSPBGA
供應(yīng)商設(shè)備封裝: 80-CSP-BGA(10x10)
包裝: 托盤
輸入數(shù)目和類型: 16 個(gè)單端,單極
產(chǎn)品目錄頁(yè)面: 777 (CN2011-ZH PDF)
AD5590
Rev. A | Page 32 of 44
The bias generator of the selected DAC(s), output amplifier,
resistor string, and other associated linear circuitry are shut
down when the power-down mode is activated. The internal
reference is powered down only when all channels are powered
down. However, the contents of the DAC register are unaffected
when in power-down. The time to exit power-down is typically
4 s for DACVDD = 5 V.
Any combination of DACs can be powered up by setting PD1
and PD0 to 0 (normal operation). The output powers up to the
value in the input register (LDAC low) or to the value in the
DAC register before powering down (LDAC high).
DAC Clear Code Register
The DAC blocks have a hardware CLR pin that is an asynchron-
ous clear input for all 16 DACs. The CLR input is falling edge
sensitive. Bringing the CLR line low clears the contents of the
input register and the DAC registers to the data contained in
the user-configurable CLR register and sets the analog outputs
accordingly. This function can be used in system calibration to
load zero scale, midscale, or full scale to all channels together.
These clear code values are user-programmable by setting Bit DB1
and Bit DB0 in the CLR control register (see Table 17). The
default setting clears the outputs to 0 V. Command 0101 is
reserved for loading the clear code register (see Table 11).
The DAC exits clear code mode on the 32nd falling edge of
the next write to the DAC. If CLR is activated during a write
sequence, the write is aborted.
The CLR pulse activation time—the falling edge of CLR to
when the output starts to change—is typically 280 ns. However,
if outside the DAC linear region, it typically takes 520 ns after
executing CLR for the output to start changing.
See Table 18 for contents of the input shift register during the
loading clear code register operation.
Table 15. DAC Power-Down Modes of Operation
DB9
DB8
Operating Mode
0
Normal operation
Power-down modes:
0
1
1 k to GND
1
0
100 k to GND
1
Three-state
Table 16. DAC 32-Bit Input Shift Register Contents for Power-Down/Power-Up Function
MSB
LSB
DB31 to
DB28
DB27 DB26 DB25 DB24 DB23 DB22 DB21 DB20
DB19
to DB10 DB9
DB8
DB7 DB6
DB5 DB4 DB3
DB2
DB1 DB0
X
0
1
0
X
PD1
PD0
DAC
H
DAC
G
DAC
F
DAC
E
DAC
D
DAC
C
DAC
B
DAC
A
Don’t care
Command bits (C3 to C0)
Address bits (A3 to A0)—
don’t care
Don’t
care
Power-down
mode
Power-down/power-up channel selection—set bit to 1
to select
Table 17. DAC Clear Code Register
Clear Code Register
DB1
DB0
CR1
CR0
Clears to Code
0
0x0000
0
1
0x0800
1
0
0x0FFF
1
No operation
Table 18. DAC 32-Bit Input Shift Register Contents for Clear Code Function
MSB
LSB
DB31 to DB28
DB27
DB26
DB25
DB24
DB23
DB22
DB21
DB20
DB19 to DB2
DB1
DB0
X
0
1
0
1
X
CR1
CR0
Don’t care
Command bits (C3 to C0)
Address bits (A3 to A0)—don’t care
Don’t care
Clear code register
相關(guān)PDF資料
PDF描述
ICL3243EIVZ IC 3DRVR/5RCVR RS232 3V 28-TSSOP
AD7985BCPZ IC ADC 16B 2.5MSPS PULSR 20LFCSP
ICL3245ECAZ IC 3DRVR/5RCVR RS232 3V 28-SSOP
VI-J4L-MW-F3 CONVERTER MOD DC/DC 28V 100W
AD7820CQ IC ADC 8BIT HS TRACK/HOLD 20CDIP
相關(guān)代理商/技術(shù)參數(shù)
參數(shù)描述
AD5592RBCBZ-1-RL7 功能描述:IC DAC/ADC 12BIT OCT SPI 16WLCSP 制造商:analog devices inc. 系列:- 包裝:剪切帶(CT) 零件狀態(tài):在售 類型:ADC,DAC 分辨率(位):12 b 采樣率(每秒):400k 數(shù)據(jù)接口:SPI 電壓源:單電源 電壓 - 電源:2.7 V ~ 5.5 V 工作溫度:-40°C ~ 105°C 安裝類型:表面貼裝 封裝/外殼:16-UFBGA,WLCSP 供應(yīng)商器件封裝:16-WLCSP(1.96x1.96) 標(biāo)準(zhǔn)包裝:1
AD5592RBCBZ-RL7 功能描述:IC DAC/ADC 12BIT OCT SPI 16WLCSP 制造商:analog devices inc. 系列:* 零件狀態(tài):在售 標(biāo)準(zhǔn)包裝:1
AD5592RBCPZ-1-RL7 功能描述:IC DAC/ADC 12BIT OCT SPI 16LFCSP 制造商:analog devices inc. 系列:* 零件狀態(tài):在售 標(biāo)準(zhǔn)包裝:1
AD5592RBCPZ-RL7 功能描述:IC DAC/ADC 12BIT OCT SPI 16LFCSP 制造商:analog devices inc. 系列:- 包裝:剪切帶(CT) 零件狀態(tài):在售 類型:ADC,DAC 分辨率(位):12 b 采樣率(每秒):400k 數(shù)據(jù)接口:SPI 電壓源:單電源 電壓 - 電源:2.7 V ~ 5.5 V 工作溫度:-40°C ~ 105°C 安裝類型:表面貼裝 封裝/外殼:16-WFQFN,CSP 供應(yīng)商器件封裝:16-LFCSP-WQ(3x3) 標(biāo)準(zhǔn)包裝:1
AD5592RBRUZ 功能描述:ADC, DAC 12 bit 400k SPI 16-TSSOP 制造商:analog devices inc. 系列:- 包裝:管件 零件狀態(tài):有效 類型:ADC,DAC 分辨率(位):12 b 采樣率(每秒):400k 數(shù)據(jù)接口:SPI 電壓源:單電源 電壓 - 電源:2.7 V ~ 5.5 V 工作溫度:-40°C ~ 105°C 安裝類型:表面貼裝 封裝/外殼:16-TSSOP(0.173",4.40mm 寬) 供應(yīng)商器件封裝:16-TSSOP 標(biāo)準(zhǔn)包裝:96