![](http://datasheet.mmic.net.cn/Renesas-Electronics-America/UPD78F1235GK-GAJ-AX_datasheet_99860/UPD78F1235GK-GAJ-AX_570.png)
CHAPTER 10 WATCHDOG TIMER
User’s Manual U19678EJ1V1UD
568
Remarks 1.
If the overflow time is set to 2
10/fIL, the window close time and open time are as follows.
Setting of Window Open Period
25%
50%
75%
100%
Window close time
0 to 28.44 ms
0 to 18.96 ms
0 to 9.48 ms
None
Window open time
28.44
to
31.03
ms
18.96
to
31.03
ms
9.48 to 31.03 ms
0 to 31.03 ms
<When window open period is 25%>
Overflow time:
2
10/fIL (MAX.) = 210/33 kHz (MAX.) = 31.03 ms
Window close time:
0 to 2
10/fIL (MIN.)
× (1 0.25) = 0 to 210/27 kHz (MIN.) × 0.75 = 0 to 28.44 ms
Window open time:
2
10/fIL (MIN.)
× (1 0.25) to 210/fIL (MAX.) = 210/27 kHz (MIN.) × 0.75 to 210/33 kHz (MAX.)
= 28.44 to 31.03 ms
2.
fIL: Internal low-speed oscillation clock frequency
10.4.4 Setting watchdog timer interval interrupt
Depending on the setting of bit 7 (WDTINT) of an option byte (000C0H), an interval interrupt (INTWDTI) can be
generated when 75% of the overflow time is reached.
Table 10-5. Setting of Watchdog Timer Interval Interrupt
WDTINT
Use of Watchdog Timer Interval Interrupt
0
Interval interrupt is used.
1
Interval interrupt is generated when 75% of overflow time is reached.
Caution
When operating with the X1 oscillation clock after releasing the STOP mode, the CPU starts
operating after the oscillation stabilization time has elapsed.
Therefore, if the period between the STOP mode release and the watchdog timer overflow is
short, an overflow occurs during the oscillation stabilization time, causing a reset.
Consequently, set the overflow time in consideration of the oscillation stabilization time when
operating with the X1 oscillation clock and when the watchdog timer is to be cleared after the
STOP mode release by an interval interrupt.
Remark
The watchdog timer continues counting even after INTWDTI is generated (until ACH is written to the
WDTE register). If ACH is not written to the WDTE register before the overflow time, an internal reset
signal is generated.